Research Article Hittite Journal of Science and Engineering, 2024, 11 (1) 7-14 ISSN NUMBER: 2148-4171 DOI: 10.17350/hjse19030000326



## A Fabrication Method for Memristors with Graphene Top **Electrodes and their Characterization**

## Selin Onay<sup>1,2</sup> Omer R. Caylan<sup>2,4</sup> Soknur Buke<sup>3</sup> Itr Koymen<sup>1,2</sup>

1 R TOBB University of Economics and Technology, Department of Electrical and Electronics Engineering, Ankara, Türkiye,

<sup>2</sup>R Bilkent University, UNAM Institute of Materials Science and Nanotechnology, Ankara, Türkiye.

<sup>3</sup> R TOBB University of Economics and Technology, Micro and Nanotechnology Graduate Program, Ankara, Türkiye.

\* R TOBB University of Economics and Technology, Department of Materials Science and Nanotechnology Engineering, Ankara, Türkiye.

### ABSTRACT

n recent years, there has been extensive research on the memristor, a non-volatile memory device that demonstrates effective emulation of biological synapses. The implementation of graphene as a top electrode in memristive switching systems presents an intriguing alternative to conventional materials such as Platinum. Graphene, as a carbon-derived material, possesses a remarkable area- to-volume ratio, biocompatibility, adsorption capabilities, and high electrical conductivity and thereby offers a promising avenue for the fabrication of biosensors with superior characteristics. This study reports a novel fabrication method of utilizing graphene as a top electrode in memristive devices. Characterization results of micrometric devices as well as larger memristive devices are also discussed. Larger devices show promising results to be used as memristive sensors. Microstructures have been fabricated successfully through developing a process flow and patterning graphene using photolithography and liftoff. E-beam evaporation and sputtering were used for depositing bottom metal electrodes and active layer respectively. Graphene was produced using the chemical vapor deposition (CVD) method and subsequently transferred using the fishing technique. Ultimately Pt/ TiO<sub>2</sub>/TiO<sub>2</sub>/Graphene memristive devices were fabricated.

#### Keywords:

Memristor; Graphene; Device fabrication; Graphene patterning; Device characterization

#### INTRODUCTION

The memristor has been introduced as the fourth 上 basic circuit element in 1971, by Leon Chua. It was noted that there are six different mathematical relations that connect pairs of the four fundamental circuit variables: electric current (i), voltage (v), charge (q), and magnetic flux (Q) (1). One of the relationships mentioned (the charge is the time integral of the current) is derived from the definitions of two of the variables mentioned. Another relationship (the flux is the time integral of the electromotive force, or voltage) is determined by Faraday's law of induction (2). The memristor (a contraction for memory resistor) is an electronic component with two terminals that can change its resistance and was invented based on the principle of symmetry. The memristor links electrical charge and magnetic flux.

With the development of big data analytics (BDA) (3), the internet of things (IoT) (4), and artificial intelligence technology (5), a demand for cutting-edge electArticle History: Received: 2023/09/12 Accepted: 2024/02/22 Online: 2024/03/31

Correspondence to: Itir Köymen, E-mail: ikoymen@etu.edu.tr; Phone: +90 312 292 6900.

#### This article has been checked for similarity.



This is an open access article under the CC-BY-NC licence

ronic devices and systems has emerged (6). To function optimally, these systems need to be very power efficient, have a well-designed computer architecture, and be able to process data quickly. There has been significant research interest in memristors and memristive devices over the past decade due to their potential use as non-volatile memory applications (7) and their applications in nontraditional computing (8).

A memristor traditionally consists of a stack of metal, dielectric, and metal layers. The way that a memristor functions relies on the formation and rupture of conductive filament (CF) with defects in the sandwich layer between the two metallic electrodes (9). Once the CF has been formed within a memristor device, the device is able to switch between a high-resistance state (HRS) and a low-resistance state (LRS) in a reversible manner (10). Memristors can be categorized as cation devices, anion devices, and dual ionic devices based on the type of mobile species and migration behavior (11).

Cite as

The conduction path in the fabricated devices is made up of a metal that has undergone chemical reduction, resulting in a lower valence state. This conduction path can be viewed as consisting of oxygen vacancies that act as n-type dopants.

Memristive devices are commonly sandwich like structures with two conductive electrodes separated by an active layer. The first reported memristor prototype employed Platinum (Pt) electrodes and a stoichiometric and doped Titanium oxide ( $\text{TiO}_2/\text{TiO}_x$ ) active layer (2) this structure remains popular (12). Other examples include gold (Au) electrodes with Zinc Oxide (ZnO) active layer (13), Indium Tin Oxide (ITO) bottom electrodes, Zirconium Oxide (ZrO) active layer and Silver (Ag) top electrodes (14), polyvinylpyrrolidone active layer with Ag electrodes (15), hafnium oxide active layer with Pt electrodes (16). The devices fabricated in this work have an active layer that consists of stoichiometric  $\text{TiO}_2$  and doped  $\text{TiO}_x$ , the bottom electrode is Pt and the top electrode is Graphene.

Graphene has garnered considerable attention due to its exceptional electrical and thermal conductivity, impressive mechanical strength, and remarkable single-atom thickness. These distinctive properties position it as a highly promising material for a diverse array of applications, ranging from flexible electronics and high- performance batteries to ultra-fast transistors and potential advancements in medical devices. The widespread recognition of graphene's potential to revolutionize multiple industries has spurred extensive research and exploration into its capabilities (18). Graphene's high surface-to-volume ratio makes it a particularly attractive material for sensing applications. When it is used as an electrode, all carbon atoms contact the analyte, which results in very high sensitivity. Moreover, no impurities are transferred to the analytes from graphene, electrochemistry of the sensing application thus remains intact. Lastly, graphene is biocompatible (17). All of these characteristics combined with the inherent properties of memristance are promising for developing sensitive, selective, area efficient sensors.

Both graphene and its derivatives, including functionalized graphene, have undergone comprehensive study for their viability as electrode and interface materials in memristive devices. These materials offer significant advantages, such as suitability for device fabrication, exceptional mechanical flexibility, and high optical transparency, all of which can greatly contribute to the advancement and enhancement of memristive technologies. Investigation of prior research reveals a wide spectrum of approaches for patterning graphene, encompassing direct mechanical cleavage, electron beam irradiation, scanning probe lithography, helium ion beam lithography, photocatalytic etching, plasma etching, chemical etching, nanoimprint lithography, and bottom-up growth and synthesis (19). Nevertheless, these methods exhibit certain limitations, such as constraints in scalability, intricate process requirements, high production costs, and potential damage to the graphene's properties and structure during patterning. While each method presents its own set of challenges, the need for a technique that can efficiently pattern graphene without compromising its exceptional characteristics remains a critical goal in advancing its practical applications.

This study aims to explore a convenient, repeatable, and straightforward method for patterning graphene for memristor applications while utilizing the memristor's inherent properties. Larger memristive devices of area 2 cm<sup>2</sup> (hereforth referred to as macro devices) were fabricated to develop fabrication steps and ensure that graphene can be used as a top electrode. The macro devices are fabricated very simply since they do not require any patterning steps. Following successful characterization and sensor measurements, memristors of micrometric dimensions (hereforth referred to as micro devices) were fabricated and electrically characterized. The ultimate objective is to use graphene as a sensitive top electrode for memristive sensors. By acknowledging the constraints of various methodologies, this research focuses on patterning CVD grown and transferred graphene via negative photolithography and lift-off. Furthermore, this paper presents measurement outcomes, encompassing results from current-voltage characterization and the sensing of memristors comprising Pt/TiO<sub>2</sub>/TiO<sub>2</sub>/ Graphene structures.

## MATERIAL AND METHODS

## Chemical Vapor Deposition (CVD) for Graphene Growth

Initially, copper foils (Alfa Aesar, 13382, 99.8% purity, 25  $\mu$ m; cut to dimensions of 50 mm × 50 mm) are placed onto a flat quartz boat and positioned within a quartz tube to align with the heating zone. Argon gas (Ar) is flowed through the tube at a rate of 100 sccm for 10 minutes. After purging with Ar, the Ar flow is decreased to 50 sccm and hydrogen gas (H<sub>2</sub>) at a flow rate of 50 sccm is introduced into the tube, and heating is commenced. Once the temperature reaches 1000°C, the copper foil is annealed under hydrogen and Ar gas for a duration of 1 hour. Following this 1- hour interval, methane gas (CH<sub>4</sub>) at a flow rate of 5 sccm is introduced alongside Ar gas (50 sccm) and hydrogen gas (50 sccm) to facilitate graphene growth over a period of 30 minutes. Post-growth, rapid cooling of the sample is conducted within Ar and hydrogen atmosphere.

#### **Graphene Transfer**

A solution of 1 M FeNO<sub>3</sub> (200 ml) is poured into a glass petri dish, and the samples are positioned on the liquid's surface. Approximately 30 minutes later, the copper foil is fully etched by the FeNO<sub>3</sub> solution. The removal of FeNO<sub>3</sub> is executed with care, after which deionized water is introduced into the petri dish, taking precautions to avoid disruption of the graphene layer floating on the liquid. This rinsing process is reiterated until complete removal of FeNO<sub>3</sub> is ensured. In the concluding step, the graphene layer, which remains on the water's surface, is transferred onto the designated substrate. The substrate is immersed in the water, allowing the graphene to settle onto it. Finally, the sample is carefully lifted from the water.

#### **Macro Device Fabrication**

Macro devices were fabricated prior to the fabrication of micro devices to develop repeatable and reliable recipes. The first step of the fabrication process is e-beam evaporation. The chamber is pumped down to  $6 \times 10^{-3}$  mTorr before deposition. Chromium was used as an adhesion layer. During Cr deposition, the electric current was gradually raised to 8 mA to achieve a consistent deposition rate of 0.2 Å/s. Once it was confirmed that this was a stable condition, current was increased 0.5 mA per minute until reaching 12 mA to achieve a deposition rate of 0.5 Å/s. While developing the recipe, Cr of 50 nm thickness was deposited. Subsequent coatings, including the ones for the microstructures, were executed based on this process.

During Pt deposition, rapid increments in the applied current to the Pt crucible led to the occurrence of sparking, this caused both inefficient use of resources, unstable deposition rates and poor uniformity. As such, the deposition was carried out very slowly. However, the longer process still meant that the chamber heated up significantly since Pt requires high applied current due to its higher melting point. 90mA current was reached in 3 hours by initially increasing the current in steps of 0.5 mA every 30 seconds. After the Pt had melted, the current step was increased to 1 mA every 30 seconds. A 0.1 Å/s deposition rate was achieved while applying a current of 91mA. For the initial sample used to develop the recipe, a Pt layer of 23 nm was coated. All the following Pt depositions were based on this process. With all the measures to prevent sparking, unstable deposition rates, taking breaks during the deposition to allow the chamber to cool, this recipe ended up being very challenging to carry out. Therefore, it was decided to deposit Pt as a thin capping layer for Cr with a thickness of 7 nm.

 ${\rm TiO}_2$  was sputtered in RF mode using a  ${\rm TiO}_2$  target 20 nm thick in 20 minutes with conditions involving 20 sccm Ar, ~7 mTorr chamber pressure, 100 W power, 16% CT,

56% CL using Vaksis PVD Handy Twin Sputtering System-3 at Bilkent UNAM. Prior to starting the reaction, chamber pressure is pumped down to below 5E-6 Torr.  $\text{TiO}_x$  layer was sputtered with the Leybold L560 Box Coater in the Advanced Research Laboratory.  $\text{TiO}_x$  layer was sputtered using a Titanium target with Argon, while giving a minimal amount of oxygen (<5%) to prevent the cessation of the reaction. 20 nm thick  $\text{TiO}_x$  was coated with 200 sccm of Argon, 4 sccm of  $\text{O}_2$ , 150 W power conditions at 3 Å/s deposition rate. The macro device fabrication is then completed through the transfer of a graphene layer onto the substrate. Fig. 1 shows layers and fabrication process of the macro Pt/TiO<sub>2</sub>/TiO<sub>x</sub>/ Graphene device.



**Figure 1.** Layers and fabrication process of the macro  $Pt/TiO_z/TiO_x/$ Graphene device involving sequentially e-beam deposition, sputtering and graphene transfer

#### **Micro Device Fabrication**

The fabrication of memristor devices with graphene top electrodes arranged in a crossbar pattern is made possible by a set of 3 masks: Mask 1 for the bottom electrode, Mask 2 for the active layer and graphene, and Mask 3 for the top contact pads. There are 52 1 cm<sup>2</sup> chips on wafer with 3 different structure types and varying dimensions. Table 1 shows the pad dimensions for the memristive device with graphene top electrode.

 Table 1. Pad dimensions for the micro memristive structures with graphene top electrodes

|                     | Pad dimensions      | Active layer dimensions |
|---------------------|---------------------|-------------------------|
| Large single device | 100 µm × 100 µm     | 100 µm × 226.09 µm      |
| Small single device | 21.74 µm × 21.74 µm | 21.74 µm × 52.17 µm     |
| Large 8×8 crossbar  | 47.83 μm × 47.83 μm | 12.3 μm × 534.78 μm     |
| Small 8×8 crossbar  | 21.74 µm × 21.74 µm | 21.74 μm × 60.87 μm     |
| 12×12 crossbar      | 21.74 µm × 21.74 µm | 8.7 μm × 408.7 μm       |

Fig. 2 illustrates the structure of the single device, which consists of a top layer made of Cr and Pt electrode pads, an active layer made up of a stoichiometric  $\text{TiO}_2/\text{TiO}_x$  topped with graphene, and a bottom layer made of Cr and Pt electrode pads. The horizontal lines in the mask set are created using the bottom electrode mask, while the vertical lines are created using the top electrode mask.

Prior to fabricating the device featuring a graphene top electrode, a more traditional memristor with a platinum top electrode had already been fabricated and characterized (20). As such, the fabrication process had been tested and



**Figure 2.** Top view of micro memristor structure with graphene top electrode consisting of Cr+Pt top electrode pads,  $\text{TiO}_2/\text{TiO}_x$  active layer, Cr+Pt bottom electrode

verified except for the graphene transfer, patterning and characterization.

Fig. 3 illustrates the fabrication process of memristor with graphene top electrode. A Si wafer with SiO<sub>2</sub> (300nm) passivation layer was used. Then, photolithography technique was initially used to create the bottom electrode, as shown in Fig. 3(a), using a mask aligner. AZ5214E was chosen as the photoresist for the photolithography stage due to its ability to facilitate image reversal (21). In the mask aligner, the contact mode was selected as vacuum+hard and the separation, which means the distance between the mask and the substrate during alignment, was determined as 50 µm. The mask thickness was chosen as 2.3mm, the 4-inch wafer thickness as 0.5mm, and the photoresist thickness as 1.4 μm. The UV exposure dose was determined as 50 mJ/cm<sup>2</sup>. Prior to the flood exposure step, it is essential to undergo an annealing process, also known as hard bake, for 2 minutes on each layer. Afterward, by adjusting the UV exposure dose to 230 and performing the flood exposure step without photomask, the lithography process was completed just as it was for each layer. The top of the wafer, which was obtained after the development stage using AZ400K as a developer, was coated with 20 nm layer of Cr and 7 nm layer of Pt, as depicted in Fig. 3(b), using e-beam process that was developed and described for the macro devices. Following the application of the optimized lift-off technique using acetone, as shown in Fig. 3(c), the photolithography stage for the active layer commenced, as illustrated in Fig. 3(d). Upon the completion of the development phase, the top of the wafer was coated with 20 nm layer of  $TiO_2$  and then 20 nm layer of TiO, using sputtering, as illustrated in the Fig. 3(e).

The sputtering was carried out using the same recipe that was described for macro devices. This combination of materials allows for resistive switching to occur through the movement of oxygen vacancies within the active layer.



**Figure 3.** Fabrication process flow of micro  $Pt/TiO_2/TiO_2/Graphene$  device with graphene top electrode including (a)lithography with bottom electrode mask, (b)depositing Cr+Pt, (c)lift off, (d)exposing with active layer mask, (e)depositing  $TiO_2/TiO_x$  (f) transferring graphene, (g)lift off, (h)exposing with top electrode mask, (i) depositing Cr+Pt, (j)lift off.

Graphene was transferred directly after the sputtering of  $\text{TiO}_{x'}$  as depicted in Fig. 3(f). Upon transferring the graphene onto the wafer, the lift-off technique was applied, as shown in the Fig. 3(g), and the patterned graphene was examined using a microscope. Fig. 4 shows the orange line border indicating the graphene area on a 4-inch wafer. After completing the photolithography and development stages for the top electrode, as depicted in Fig. 3(h), which will form the final layer of the device, the top of the wafer was coated with 7 nm layer of Pt on 20 nm layer of Cr using the e-beam evaporator, as shown in Fig. 3(i). By utilizing the optimized lift-off stage with acetone, as depicted in the Fig. 3(j), the desired device was obtained. Fig. 5 shows microscope



**Figure 4.** Photograph of micro patterned 4-inch full wafer just after graphene transfer on top of photoresist  $\text{TiO}_2/\text{TiO}_x$  before lift-off is completed to pattern active layer and graphene. The area with graphene is bordered by orange line for clarity.



**Figure 5.** Optical microscope photographs of the fabricated micro memristive structures with graphene top electrodes

photographs of the graphene top electrode microstructures in which the electrode pads were coated and patterned after transferring the graphene.

## **RESULTS AND DISCUSSION**

## Pt/TiO<sub>2</sub>/TiO<sub>x</sub>/Graphene Macro Devices

Upon completing the fabrication of conventional memristors with platinum top electrodes, we initiated the production of graphene top electrodes using macro samples for convenience. Therefore, we obtained novel devices. The fishing method was employed for transferring the graphene. This method can be used to transfer large, macroscopic samples of graphene, which can be convenient for certain applications.

A Sigma Aldrich micro pipette was utilized to control the amount of liquid that was dripped into the macro memristor. The ratio of glucose syrup to water was 1:10 in both experiments.

The graphene macro device, which has the sample dripped and connected to the NI PXIe4139, appears as illustrated in Fig. 6. By connecting the device to the NI PXIe4139, it is possible to perform detailed electrical measurements and gain insight into the device's behavior and performance.

The measurements were conducted by exciting the devices with an input current signal and measuring the resulting voltage across it. Hence, strictly speaking Fig.7 shows a V-I curve where input signal is current, this figure clearly depicts the memristive behavior exhibited by the graphene top electrode macro device where the  $R_{OFF}/R_{ON}$  ratio is 80.

Fig. 8(a) presents the memristance measurement results for three different conditions: without a sample (represented by blue), with a water drop (represented by black),



Figure 6. Fabricated macro  $Pt/TiO_2/TiO_x/Graphene$  device's measurement setup with sample

and with a 1  $\mu$ l glucose syrup water drop (represented by green). As shown in the figure, the addition of a 1 $\mu$ l glucose syrup water drop led to lower memristance values.

In the absence of liquid on the graphene surface, the memristor exhibits high ROFF values (450 k $\Omega$  in the first cycle, 320 k $\Omega$ -350 k $\Omega$  in the second cycle). The addition of a 4  $\mu$ l water drop resulted in a ROFF value that was similar to the value obtained in the absence of a sample, but lower (400 k $\Omega$ in the first cycle, 250 k $\Omega$ -280 k $\Omega$  in the second cycle). The addition of a 1  $\mu$ l drop of a glucose syrup water mixture resulted in a significant decrease in the ROFF value, which became stable at 173 k $\Omega$ . The RON values were measured as follows: 104 k $\Omega$  with the addition of glucose syrup, 122 k $\Omega$  with water, and 125-129 k $\Omega$  in the control condition with no sample present. These results provide sufficient evidence to establish a trend.

Fig. 8(b) shows the results of observations of water drops with varying amounts of glucose syrup. The figure illustrates the memristance measurement results for three distinct conditions: the absence of a sample, represented by blue; the presence of a 1  $\mu$ l glucose syrup water drop, represented by green; and the presence of a 4  $\mu$ l glucose syrup water drop, represented by red. The results obtained from mixing 4  $\mu$ l of glucose syrup with water were similar to those obtained when using only water. When the droplet with 4  $\mu$ l glucose syrup was deposited, ROFF was 315 k $\Omega$  and 280



Figure 7. Driving current vs. measured voltage curve of graphene top electrode macro memristive device driven by a square wave current of 83 Hz  $5\mu$ A amplitude with pinched hysteresis



**Figure 8.** (a) Memristance measurement results of macro  $Pt/TiO_2/TiO_3/Graphene device without sample, with water drop, with 1µl glucose syrup water drop (b) Memristance measurement results of macro t/TiO_2/TiO_2/Graphene device without sample, with 1µl glucose syrup water drop, with 4µl glucose syrup water drop$ 

 $k\Omega$  and RON was 120  $k\Omega$ . Depositing a liquid sample on top of the graphene electrode clearly changes the conductivity mechanism of the electrode and possibly influences the active layer underneath.

# Pt/TiO<sub>2</sub>/TiO<sub>x</sub>/Graphene Micro Devices: Graphene Characterization

Fig. 9 shows patterned graphene with optimized lift-off. Achieving a successful result with graphene after lift-off typically depends on the ability to maintain the continuity of the graphene layer during the transfer process (22). In order to maintain the continuity of graphene, it is important to use a high-resolution photolithography system, choose carefully the photoresist material and determine the lift-off time (23). If the lift-off time is not carefully controlled, it can lead to damage to the graphene layer. This may involve conducting experiments to determine the optimal lift-off time for a particular application or using advanced techniques such as atomic force microscopy to monitor the lift-off process in real- time.

In the context of lift-off processes, Raman spectroscopy plays a pivotal role in confirming the existence and quality of graphene (24). The top of the active layer is covered with graphene, Fig. 10 (a) shows the device and area that was analyzed, and Fig. 10(b) showcases discernible *G* and 2D peaks, signature of graphene. Raman analysis substantiates the existence of few-layer graphene with structural integrity and continuity.



Figure 9. Top view optical microscope photograph of micro memristive device after graphene patterning with optimized lift-off



**Figure 10.** Verification of few-layer graphene (a) Top view optical microscope photograph of the micro  $Pt/TiO_2/TiO_2/Graphene$  device the red dashed circle marks the area where Raman Spectroscopy is performed (b) Raman spectrum of graphene prior to transfer to the wafer (shown in red) and after having been transferred and patterned (shown in black) on the micro  $Pt/TiO_2/TiO_2/Graphene$  device

## Pt/TiO<sub>2</sub>/TiO<sub>x</sub>/Graphene Micro Devices: I-V Characterization

I-V measurements can be used to assess the device's performance and determine input dependent variations in its resistance. Electrical characterization results in Fig. 11 show that the graphene top electrode micro memristive



Figure 11. I-V Measurements of micro Pt/TiO\_/TiO\_/Graphene device



**Figure 12.** Resistance values of the device were measured at  $V_{read}$ =2.1V to show the cycle-to-cycle variation in each quadrant(a) Resistance of micro Pt/TiO<sub>2</sub>/TiO<sub>2</sub>/Graphene device for positive quadrant during 128 cycles (b)Resistance of micro Pt/TiO<sub>2</sub>/TiO<sub>2</sub>/Graphene device for negative quadrant during 128 cycles

device clearly exhibits diodic behavior in both the positive and negative quadrants. Unlike the macro devices, distinct resistance states are not demonstrated by this device. However, the resistance is input dependent. Moreover, there is a cycle-to-cycle variation in resistance. this can be deduced when one compares the I-V plot from earlier cycles to later cycles: the red plot (Cycle 1) shows a high resistance and magenta plot (Cycle 128) shows a much lower resistance. This is better demonstrated in Fig. 12 which depicts the drop in device resistance from one cycle to the next. This drop in resistance is more rapid at first in both quadrants e.g. as shown in Fig. 12 (a) a drop from 450 M $\Omega$  to 150 M $\Omega$  is observed in the HRS value in the positive quadrant during the first 20 cycles, after which the resistance settles more gradually to around 50 M $\Omega$  during the next 108 cycles. This trend applies to both quadrants. These micro devices exhibit much higher resistances and are susceptible to charging. This would explain the cycle-to-cycle variation. The device resistance in both quadrants exhibit some hysteresis and consecutive cycles show that resistance decreases gradually due to excitation.

## CONCLUSION

A fabrication method to utilize graphene as a top electrode in memristive devices is presented. Electrical and structural characterization results demonstrate that: (i) graphene is a promising material to utilize memristive devices as sensors and (ii) the developed fabrication method and lift-off method yields continuous, patterned graphene top electrodes. Both sets of devices, macro and micro, were fabricated using the same deposition and transfer methods. The microstructures were patterned using photolithography and lift-off. Electrical characterization was carried out in all cases by applying the input signal to the top electrode and grounding the device from the Pt bottom electrode. The first and most fundamental aim of electrical characterization was to demonstrate that the graphene in fact functions as an electrode i.e. an applied current results in a potential difference across the grounded bottom electrode and the graphene electrode, or if the input is a voltage signal, that this input results in a current that flows from the bottom electrode to the graphene electrode. Secondly, as the aim was to utilize memristive dynamics, it was important to verify the that these devices exhibited memristance. Both were demonstrated through I-V measurements as shown in Fig. 7 and Fig. 12. Both macro and micro devices exhibit input dependent memristance. In the case of the macro device distinct resistance states were observed which enabled sensor measurements to show that these Pt/TiO<sub>2</sub>/TiO<sub>2</sub>/Graphene devices could discern between a state of having no deposited sample, a water drop, and a glucose drop.

These experiments yielded convincing results. Lastly, since the fabrication method is novel to our knowledge graphene had to be tested with surface measurement techniques such as Raman to corroborate that it remained continuous after the lift- off process. These measurements also produced positive results.

This work has attained encouraging results. Memristive devices with graphene top electrodes have the potential to have a significant impact in the future, given the many advantages of graphene as a material. They may be used in a variety of applications, including in memory and computing devices, as well as in sensors and energy storage systems. Graphene is a promising material for use in memristive devices, due to their excellent electrical and mechanical properties, as well as their high strength and flexibility.

## ACKNOWLEDGEMENT

This work was supported by TUBITAK [grant number: 119E367].

## **CONFLICT OF INTEREST**

Authors approve that to the best of their knowledge, there is not any conflict of interest or common interest with an institution/organization or a person that may affect the review process of the paper.

## AUTHOR CONTRIBUTION

Selin Onay: Fabrication, Writing- original draft

**Omer R. Caylan:** Graphene synthesis, transfer, Raman measurements

**Goknur Buke:** Graphene characterization analysis, writing-review and editing

**Itir Koymen:** Conceptualization, Electrical characterization, Methodology, Analysis, Supervision, Writing-review and editing

### REFERENCES

- Chua L. Memristor-The missing circuit element. IEEE Trans Circuit Theory. 1971;18(5):507–19.
- Strukov DB, Snider GS, Stewart DR, Williams RS. The missing memristor found. Nature. 2008 May 1;453(7191):80–3.
- Hamdioui S, Taouil M, Du Nguyen HA, Haron A, Xie L, Bertels K. Memristor: the enabler of computation-in-memory architecture for big-data. In: 2015 International Conference on Memristive Systems (MEMRISYS) [Internet]. Paphos, Cyprus: IEEE; 2015 [cited 2023 Aug 14]. p. 1–3. Available from: http://ieeexplore.ieee. org/document/7378391/
- Rady H, Hossam H, Saied MS, Mostafa H. Memristor-Based AES Key Generation for Low Power IoT Hardware Security Modules. In: 2019 IEEE 62nd International Midwest Symposium on Circuits and Systems (MWSCAS) [Internet]. Dallas, TX, USA: IEEE; 2019 [cited 2023 Aug 14]. p. 231–4. Available from: https://ieeexplore.ieee.org/ document/8885031/
- Zhao C, Shen ZJ, Zhou GY, Zhao CZ, Yang L, Man KL, et al. Neuromorphic Properties of Memristor towards Artificial Intelligence. In: 2018 International SoC Design Conference (ISOCC) [Internet]. Daegu, Korea (South): IEEE; 2018 [cited 2023 Aug 14]. p. 172–3. Available from: https://ieeexplore.ieee.org/ document/8649926/

- Zhou Z, Yang F, Wang S, Wang L, Wang X, Wang C, et al. Emerging of two-dimensional materials in novel memristor. Front Phys. 2022 Apr;17(2):23204.
- Rozenberg MJ, Inoue IH, Sánchez MJ. Nonvolatile Memory with Multilevel Switching: A Basic Model. Phys Rev Lett. 2004 Apr 30;92(17):178302.
- Gebregiorgis A, Singh A, Diware S, Bishnoi R, Hamdioui S. Dealing with Non-Idealities in Memristor Based Computation-In-Memory Designs. In: 2022 IFIP/IEEE 30th International Conference on Very Large Scale Integration (VLSI- SoC) [Internet]. Patras, Greece: IEEE; 2022 [cited 2023 Aug 14]. p. 1–6. Available from: https:// ieeexplore.ieee.org/document/9939618/
- Kim GS, Song H, Lee YK, Kim JH, Kim W, Park TH, et al. Defect-Engineered Electroforming-Free Analog HfO x Memristor and Its Application to the Neural Network. ACS Appl Mater Interfaces. 2019 Dec 18;11(50):47063–72.
- Hu SG, Liu Y, Chen TP, Liu Z, Yu Q, Deng LJ, et al. Emulating the paired-pulse facilitation of a biological synapse with a NiOx-based memristor. Appl Phys Lett. 2013 May 6;102(18):183510.
- Sun W, Gao B, Chi M, Xia Q, Yang JJ, Qian H, et al. Understanding memristive switching via in situ characterization and device modeling. Nat Commun. 2019 Aug 1;10(1):3453.
- Abbas H, Abbas Y, Truong SN, Min KS, Park MR, Cho J, et al. A memristor crossbar array of titanium oxide for non-volatile memory and neuromorphic applications. Semicond Sci Technol. 2017 Jun 1;32(6):065014.
- Paul S, Harris PG, Pal C, Sharma AK, Ray AK. Low cost zinc oxide for memristors with high On–Off ratios. Mater Lett. 2014 Sep;130:40–2.
- Awais MN, Muhammad NM, Navaneethan D, Kim HC, Jo J, Choi KH. Fabrication of ZrO2 layer through electrohydrodynamic atomization for the printed resistive switch (memristor). Microelectron Eng. 2013 Mar;103:167–72.
- Ali S, Khan S, Khan A, Bermak A. Memristor Fabrication Through Printing Technologies: A Review. IEEE Access. 2021;9:95970–85.
- Kumar S, Wang Z, Huang X, Kumari N, Davila N, Strachan JP, et al. Conduction Channel Formation and Dissolution Due to Oxygen Thermophoresis/Diffusion in Hafnium Oxide Memristors. ACS Nano. 2016 Dec 27;10(12):11205–10.
- Justino CIL, Gomes AR, Freitas AC, Duarte AC, Rocha-Santos TAP. Graphene based sensors and biosensors. TrAC Trends Anal Chem. 2017 Jun 1;91:53–66.
- Colak M, Onay S, Orhan B, Milano G, Koymen I. Simulation of Half-Center Oscillator Circuits Employing Newly Developed Models of Fabricated Memristors. In: 2022 International Symposium on Multidisciplinary Studies and Innovative Technologies (ISMSIT) [Internet]. Ankara, Turkey: IEEE; 2022 [cited 2023 Aug 18]. p. 504– 8. Available from: https://ieeexplore.ieee.org/document/9932824/
- Long ML, Newman J. Image Reversal Techniques With Standard Positive Photoresist. In: Willson CG, editor. Santa Clara; 1984 [cited 2023 Aug 18]. p. 189. Available from: http://proceedings. spiedigitallibrary.org/proceeding.aspx?doi=10.1117/12.941793
- Rasool HI, Song EB, Allen MJ, Wassei JK, Kaner RB, Wang KL, et al. Continuity of Graphene on Polycrystalline Copper. Nano Lett. 2011 Jan 2;11(1):251–6.
- Zheng Y, Wang H, Hou S, Xia D. Lithographically Defined Graphene Patterns. Adv Mater Technol. 2017 May;2(5):1600237.