

## **European Journal of Engineering and Applied Sciences**

ISSN: 2651-3412 (Print) & 2667-8454 (Online) Journal homepage: http://dergipark.gov.tr/EJEAS Published by Çorlu Faculty of Engineering, Tekirdağ Namık Kemal University

European J. Eng. App. Sci. 6(1), 25-31, 2023

**Research** Article

# Comparison of Performance Analysis of CMOS-based VDCC and Differantial Amplifiers FGMOS-based VDCC Circuits and Its Filter Application

Büşra Hasılcı<sup>1\*</sup> 💿 , Fırat Kaçar<sup>1,</sup> 💿

<sup>1</sup> Department of Electrical and Electronics Engineering, Istanbul University-Cerrahpaşa, 34320 Istanbul, Turkey <sup>1</sup>busra.hasilci@ogr.iuc.edu.tr, <sup>2</sup> fkacar@iuc.edu.tr

Received: 23.06.2023 Accepted: 25.07.2023 DOI: 10.55581/ejeas.1319156

*Abstract:* This paper presents a comparison and performance analysis of CMOS-based VDCC (Voltage Differencing Current Conveyor) circuits and differential amplifier FGMOS-based circuits. Differential amplifiers at the input stage of the VDCC circuit are designed using FGMOS instead of CMOS. Designing the differential amplifiers in the input stages of the VDCC circuit using FGMOS instead of CMOS amplifies the input signal of the circuit, providing a significant increase in linearity and voltage following properties. At the same time by using FGMOS transistors, the input stage of the circuit, which provides arithmetic calculations, is simplified. A three-input single output (TISO) type band-pass filter application is given to show the versatility of the VDCC circuit topology. The THD value of the CMOS-based VDCC filter circuit is found to be 15.99%. The THD value of the proposed differential amplifiers FGMOS-based VDCC filter circuit is found to be 1.03%. Theoretical analysis results confirm the simulation results. The presented CMOS and FGMOS-based band-pass filters are simulated using TSMC CMOS 0.18 µm technology with V<sub>DD</sub>, a power supply voltage equal to 0.9 V. The proposed circuit topology will be an essential reference in the literature for researchers to design new linearly tunable filters.

Keywords: Voltage Differencing Current Conveyor (VDCC), Floating Gate MOS (FGMOS), Voltage-Mode Band-Pass Filter.

### CMOS Tabanlı VDCC ve Fark Kuvvetlendiricisi FGMOS Tabanlı VDCC Devrelerinin Performans Analizinin Karşılaştırılması ve Filtre Uygulaması

**Ö**z. Bu makale, CMOS tabanlı VDCC (Voltage Differencing Current Conveyor) devreleri ile fark kuvvetlendiricisi FGMOS tabanlı VDCC devrelerinin karşılaştırmasını ve performans analizini sunar. VDCC devresinin giriş aşamasındaki fark kuvvetlendiricileri, CMOS yerine FGMOS kullanılarak tasarlanır. VDCC devresinin giriş katlarındaki fark kuvvetlendiricilerinin CMOS yerine FGMOS kullanılarak tasarlanır. VDCC devresinin giriş katlarındaki fark kuvvetlendiricilerinin CMOS yerine FGMOS kullanılarak tasarlanınası, devrenin giriş sinyalini yükselterek doğrusallık ve voltaj takip etme özelliklerinde önemli bir artış sağlar. Aynı zamanda FGMOS transistörler kullanılarak devrenin aritmetik hesaplamaları sağlayan giriş aşaması basitleştirilir. VDCC devre topolojisinin çok yönlülüğünü göstermek için üç girişli tek çıkışlı (TISO) tip bant geçiren filtre uygulaması verilir. CMOS tabanlı VDCC filtre devresinin THD değeri %15.99 olarak bulunur. Önerilen fark kuvvetlendiricisi FGMOS tabanlı VDCC filtre devresinin THD değeri %15.99 olarak bulunur. Önerilen fark kuvvetlendiricisi FGMOS tabanlı VDCC filtre devresinin THD değeri %1.03 olarak bulunur. Teorik analiz sonuçları, simülasyon sonuçlarını doğrulamaktadır. Sunulan CMOS ve FGMOS tabanlı bant geçiren filtreler, 0.9 V'a eşit bir güç kaynağı voltajı olan V<sub>DD</sub> ile TSMC CMOS 0,18 µm teknolojisi kullanılarak simüle edilir. Önerilen devre topolojisi, araştırmacıların doğrusal olarak ayarlanabilir yeni filtreler tasarlamaları için literatürde önemli bir referans olacaktır.

Anahtar Kelimeler: Gerilim Farkı Akım Taşıyıcı (VDCC), Yüzen Geçit MOS (FGMOS) Transistor, Voltaj Modlu Band-Geçiren Filtre.

\* Corresponding author

٠

E-mail address: <u>busra.hasilci@ogr.iuc.edu.tr</u> (B.Hasilci)

#### 1. Introduction

Voltage differencing current conveyors (VDCC) are a versatile active building block used in analog signal processing circuit applications. A very substantial advantage of using VDCCs in analog circuit design is that it is able electronic tunability. FGMOS is a device where the second gate, called a floating gate, is electrically isolated and capacitively connected to the input gates[1-9]. In this work presents a comparison and performance analysis of CMOS-based VDCC (Voltage Differencing Current Conveyor) circuits and differential amplifiers FGMOS-based circuitsThe design of the differential amplifiers in the input stage of the VDCC circuit using FGMOS in the place of CMOS has substantially increased the linearity range of the circuit. THD value of the CMOS based VDCC filter circuit is found to be 15.99% and the THD value of the proposed differential amplifiers FGMOS based VDCC circuit is found to be 1.03%. Theoretical analysis results confirm the simulation results. The presented CMOS and FGMOS-based band-pass filters are simulated using TSMC CMOS 0.18 µm technology with VDD, a power supply voltage equal to 0.9 V.

The use of FGMOS transistors instead of the conventional CMOS structure for the differential amplifiers in the input stage provides significant advantages. A control voltage at one of the inputs of the multi-input FGMOS provides a wide range of tunability to the circuit. Circuit designs with FGMOS allow controllability of the threshold voltage (Vth). Due to the properties of FGMOS, the linearity range increases and simplifies the input stage that provides the arithmetic calculations of the circuit. This specialty allows operation at power supply voltage levels lower than the intended operating limit.

In addition to all these features, the FGMOS VDCC consumes fewer power than required in a circuit designed with conventional MOSFET. Literature researches show that a great number of the analog circuits using VDCC as an active element have been found, for instance, capacitance multiplier [12-13], inductance simulator [10-11], versatile passive element simulator [14- 15], triangular and square wave generator [16], sinusoidal oscillator [6, 13, 17-20], first order allpass filter [21], ladder filter [22] etc. But differential amplifiers FGMOS-based VDCC has not been found before in the literature. The versatility of the proposed differential amplifiers FGMOS-based is demonstrated on a filter circuit example. The proposed filter in the reference [23], The threeinputs single-output (TISO) consists of 2 capacitances and 1 resistor. In this study, only band pass filter application is made to show that FGMOS increases linearity in a filter application. The unique aspect of this study is that there was no differential amplifiers FGMOS-based VDCC circuit design in the previous studies. The rest of the paper is organised as follows: Section 2 describes proposed circuit. Brief introduction of FGMOS and differential amplifier FGMOS based VDCC circuit is given in section 3. Simulation results are discussed in section 4. Finally, conclusions are present in section 5.

#### 2. Proposed Circuit

The circuit symbol of the proposed in recent years active

element, VDCC, is shown in Figure 1, where P and N are input terminals and Z, X,  $W_P$  and  $W_N$  are output terminals. Except the X terminal all of the terminals exhibit high impedance.



Fig. 1. Circuit symbol of the VDCC.

In equation 1,  $\alpha$ ,  $\beta$  and  $\gamma$  are the non-ideal voltage and current gains of the VDCC and ideally equal to one. gm is transconductance gain of the VDCC and is defined as:

$$g_m = \sqrt{I_{B1} \mu_n C_{ox} \frac{W}{L}}$$
 (2)

In Equation (2),  $\mu_n$  is the carrier mobility for NMOS transistors,  $C_{ox}$  is the gate oxide capacitance per-unit area, W is the effective channel width, L is the effective channel length, and I<sub>B1</sub> is the bias current to control, and is used to control the gm.

The filter topology in Figure 2 is created using only the VDCC active element. It can be used as the three-input single-output (TISO) voltage mode filter in Figure 3 [23]. The circuit analysis gives the following for the output voltage, which can be expressed in Equation (3).

$$V_{OUT} = \frac{V_2 s^2 C_1 C_2 + V_1 s C_2 g_m + V_3 g_m G}{s^2 C_1 C_2 + s C_2 g_m + g_m G}$$
(3)  
(i)  $LP: V_1 = V_2 = 0, V_3 = V_{IN}$   
(ii)  $BP: V_2 = V_3 = 0, V_1 = V_{IN}$   
(iii)  $HP: V_1 = V_3 = 0, V_2 = V_{IN}$   
(iv)  $BS: V_1 = 0, V_2 = V_3 = V_{IN}$   
(V)  $AP: V_2 = V_2 = -V_1 = V_{IN}$ 

The circuit of quality factor (Q) and pole frequency ( $w_0$ ) can be given as follows:

$$Q = \sqrt{\frac{G C_1}{g_m C_2}} \tag{5}$$

$$w_0 = \sqrt{\frac{g_m G}{C_1 C_2}} \tag{6}$$

Figure 2 shows CMOS implementation of the VDCC. Figure 3 shows TISO biquad filter. The terminals of the TISO biquad

filter in Figure 3 are shown in Figure 1 and Figure 2. Threeinputs single-output (TISO) filter which can make real all five types of biquadratic functions in voltage mode that is low-pass, high-pass, band-pass, band-stop, and all-pass filter with single VDCC. In this work, only the band-pass filter application is included to show the accuracy of the proposed circuit. For the TISO filter, pole frequency can be tuned electronically with changing bias current. In addition, VDCC-based biquad filter circuit with a minimum number of grounded passive elements have been studied in the present paper. A voltage mode biquad filter which involves a single VDCC and a few passive elements has been presented. Therefore, this filter circuit is used for the application. The design of the differential amplifiers at the input stage of the VDCC active element of the TISO filter circuit using FGMOS has increased the linearity significantly, as can be seen in Figure 5. The performances of the VDCC-based TISO filter are illustrated by SPICE simulations. The theoretical analysis of the filter agreed well with the SPICE simulations. Table 1 shows the aspect ratios of the transistors for the VDCC in Figure 2.

In this study, the two differential amplifiers in the input stage of the VDCC circuit are designed using FGMOS instead of CMOS. The design of the differential amplifiers in the input stages of the VDCC circuit topology using FGMOS instead of CMOS provides a significant increase in linearity and voltage following properties by amplifying the input signal of the circuit.

In this section, floating gate MOSFET (FGMOS) and differential amplifier FGMOS-based VDCC circuits have been briefly introduced with their schematic representation. This section also explains the implementation of FGMOS and differential amplifier FGMOS-based VDCC circuit into the final design.

#### **3. FGMOS and Differential amplifier FGMOSbased VDCC circuit**

In this section, floating gate MOSFET (FGMOS) and differential amplifier FGMOS-based VDCC circuits have been briefly introduced with their schematic representation. This section also explains the implementation of FGMOS and differential amplifier FGMOS-based VDCC circuit into the final design.

#### 3.1. Floating Gate MOSFET (FGMOS)

Floating Gate MOS transistors are widely used in analog and digital world as EPROM, EEPROM, flash memories, and neuronal computational element in neural network. Especially FGMOS used in low-voltage, low-power analog design and analog storage elements is gaining popularity day by day. A typical multi input floating gate transistor is shown in Figure 4. It is a conventional MOSFET in which the gate is capacitively coupled to the input using another poly-silicon layer. The equation that models the behaviour of floating gate voltage (VFG) of FGMOS is given by equation (7).

$$V_{FG} - \Sigma_{i=1}^{N} \frac{C_i}{C_T} \, \mathsf{V}_{i+} \frac{C_{gs}}{C_T} \, \mathsf{V}_{\mathsf{S}+} \frac{C_{gd}}{C_T} \, \mathsf{V}_{\mathsf{D}+} \frac{Q_{FG}}{C_T} \tag{7}$$

Where  $C_T-C_{GS}+C_{GD}+\Sigma_{i=1}^N C_i$  and  $Q_{FG}$  explain the amount of charges that is being trapped in FG during fabrication. FGMOS provides impressive features with low-voltage, low-power context. In application of linear and nonlinear functions provides flexibility to designers. Also, since FGMOS is multi-input, it allows adding extra inputs according to the needs of the designer. In this way, tunability feature is earned to the circuit.

#### 4. Simulation Results

Finally, a CMOS realization of a VDCC circuit is shown in Figure 3. The supply voltages and biasing currents are given by  $V_{DD} = -V_{SS} = 0.9$  V,  $I_{B1} = 50$  µA, and  $I_{B2} = 100$  µA, respectively. The aspect ratios of the transistors are given in Table 1. The MOS transistors are simulated using TSMC CMOS 0.18 µm process model parameters. In the CMOS and FGMOS based designs of the voltage mode filter shown in Figure 3,  $R_1 = 2$  k $\Omega$  and  $C_1 = C_2 = 50$  pF. A typical multi input floating gate transistor is shown in Figure 4.

Figure 5 shows the linearity comparison of VDCC circuit topologies. The design of the differential amplifiers in the input stages of the VDCC circuit using FGMOS instead of CMOS provided a significant increase in the linearity and voltage following properties of the circuit.

Figure 6 shows the I<sub>X</sub>-I<sub>Z</sub> DC characteristics of CMOS based VDCC and differential amplifiers FGMOS-based VDCC circuits. Differential amplifiers FGMOS-based VDCC circuit's I<sub>X</sub>-I<sub>Z</sub> DC characteristic graph produced a more symmetrical result for the -100 $\mu$ A to 100 $\mu$ A range compared to the CMOS-based VDCC circuit.

Figure 7 shows the  $I_{wn}/I_x$  and  $I_{wp}/I_x$  DC characteristics of CMOS-based VDCC and differential amplifiers FGMOS-based VDCC circuits. Differential amplifiers FGMOS-based VDCC circuit's Iwn/Ix and Iwp/Ix DC characteristic graphs produced more symmetrical results for -100µA to 100µA range compared to CMOS-based VDCC circuit.

Figure 8 shows the  $I_X/I_Z$  magnitude AC characteristics of CMOS and differential amplifier FGMOS-based VDCC circuits. The fact that the  $I_X/I_Z$  ratio is equal to 1 in the differential amplifier FGMOS-based VDCC circuit shows that the current at the X terminal is transferred to the Z terminal exactly.

Figure 9 shows the  $I_{WN}/I_X$ ,  $I_{WP}/I_X$  magnitude AC characteristics of CMOS and differential amplifiers FGMOS-based VDCC circuits. The fact that the  $I_{WN}/I_X$ ,  $I_{WP}/I_X$  ratios are equal to 1 in the differential amplifiers FGMOS-based VDCC circuit shows that the current at the  $I_{WN}$  and  $I_{WP}$  terminals are transferred to the X terminal exactly.



Fig. 2. CMOS implementation of the VDCC [23].



Fig. 3. TISO biquad filter [24].

**Table 1** Transistors aspect ratios for the VDCC ofFigure. 2.

| Transistors                      | W/L(µm)   |
|----------------------------------|-----------|
| M <sub>1</sub> -M <sub>4</sub>   | 3.6/1.8   |
| M <sub>5</sub> -M <sub>6</sub>   | 7.2/1.8   |
| M <sub>7</sub> -M <sub>8</sub>   | 2.4/1.8   |
| M9-M10                           | 3.06/0.72 |
| M <sub>11</sub> -M <sub>12</sub> | 9/0.72    |
| M <sub>13</sub> -M <sub>17</sub> | 14.4/0.72 |
| M <sub>18</sub> -M <sub>22</sub> | 0.72/0.72 |



Fig. 4. Equivalent schematic of N-input n-channel FGMOS [24].



*Fig. 5*. *Comparison of linearity VDCC circuit topologies.* 



**Fig.** 6.  $I_X$ - $I_Z$  DC characteristics of CMOS and differential amplifiers FGMOS-based VDCC circuits.





**Fig.** 7.  $I_{wn}/I_x$  and  $I_{wp}/I_x$  DC characteristics of CMOS and differential amplifier FGMOS based VDCC circuits.



Fig. 8. CMOS and FGMOS based VDCC AC Characteristics  $I_{Rx}/I_{RZ}$  magnitude.



**Fig. 9.** CMOS and FGMOS-based VDCC AC Characteristics  $I_{WN}/I_X$ ,  $I_{WP}/I_X$  magnitude.

Figure 10 shows magnitude of CMOS based VDCC band-pass filter and differential amplifiers FGMOS-based VDCC bandpass filter. The simulation result of the CMOS and FGMOSbased two filter circuits shown in the figure is found to be compatible with the characteristic of the band-pass filter circuit.



*Fig. 10.* Magnitude of CMOS based VDCC band-pass filter and differential amplifiers FGMOS-based VDCC band-pass filter.



**Fig. 11**. Phase of CMOS based VDCC band-pass filter and differential amplifiers FGMOS-based VDCC bandpass filter.

Figure 11 shows phase of CMOS based VDCC band-pass filter and differential amplifiers FGMOS-based VDCC band-pass filter. The phase of CMOS-based VDCC band-pass filter and differential amplifiers FGMOS-based VDCC band-pass filter circuits is found in accordance with the band-pass filter characteristic and is between -90 degree and 90 degree.

Figure 12 shows the THD analysis of the CMOS based-VDCC and differential amplifier FGMOS-based VDCC band-pass filter.  $V_P$  is a pure sine signal applied to the input.  $V_Z$  refers to the output of the band-pass filter. The output voltage of the CMOS based-VDCC filter circuit is between +0.7 V and -0.7 V. Differential amplifier FGMOS-based VDCC band-pass filter output voltage is between +0.9 V and -0.9 V. As can be seen from the Figure 12, the output voltage  $V_P$  of the proposed circuit is found to be closer to the pure sine voltage.



Fig. 12. THD analysis of CMOS VDCC band-pass filter and differential amplifier FGMOS- based VDCC bandpass filter.



**Fig. 13**. THD value of CMOS VDCC BP filter and differential amplifiers FGMOS-based VDCC band-pass filter.

Figure 13 shows the THD analysis of the CMOS VDCC bandpass filter and differential amplifiers FGMOS-based VDCC band-pass filter. THD indicates the percentage of distortion from the fundamental waveform. THD is used to determine harmonics in voltage and current [25]. Voltage THD is expressed as the ratio of the sum of all voltage harmonic components apart from the fundamental voltage component to the fundamental voltage component [26]. According to the IEEE 519 standard, the maximum acceptable THD value for low-voltage applications is 5%, and also maximum acceptable value for individual voltage harmonics is 3% [27-30].

The THD value of the CMOS VDCC band-pass filter circuit was 15.99%, and the THD value of the differential amplifier FGMOS-based VDCC band-pass filter circuit was found to be 1.03%. The fact that the THD value in the band-pass filter application of the proposed circuit is lower indicates that the linearity is substantially increased.



*Fig.* 14.THD value of differential amplifiers FGMOSbased VDCC band-pass filter.

Figure 14 shows the THD analysis of the differential amplifier FGMOS-based VDCC band-pass filter. THD value of the FGMOS-based VDCC band-pass filter circuit was found to be 1.03%.

#### 5. Conclusion

This paper presents a comparison and performance analysis of CMOS-based VCDD (Voltage Differencing Current Conveyor) circuits and differential amplifiers FGMOS-based circuits. The design of the differential amplifiers in the input stage of the VDCC circuit using FGMOS instead of CMOS has significantly increased the linearity range of the VCDD active element. THD value of the CMOS based VCDD filter circuit is found to be 15.99%, and the THD value of the proposed differential amplifier FGMOS-based VDCC circuit is found to be 1.03%. The presented CMOS and FGMOSbased band-pass filters are simulated using TSMC CMOS 0.18  $\mu$ m technology with a power supply voltage, V<sub>DD</sub>, equal to 0.9V. As a result, the use of FGMOS transistors at the input stage of the VDCC circuit amplifies the input signal of the circuit, providing a significant increase in linearity and voltage following properties. The proposed FGMOS-based circuit topology will be an important reference in the literature for researchers to design new linearly tunable filters.

#### Author Contributions

Format analysis – Büşra Hasılcı (BH) - Fırat Kaçar (FK); Simulation Performance - BH, Processing - BH, FK; Literature review – BH, FK; Writing - BH; Review and editing - BH, FK.

#### **Declaration of Competing Interest**

The authors declared no conflicts of interest with respect to the research to the research, authorship, and/or publication of this article.

#### References

[1] Villegas, E.R., *Low power and low voltage circuit design with the FGMOS transistor*, In: The Institution of Engineering and Technology, pp. 7-40, 2006.

[2] Martin, M. N., Roth, D. R., Garrison-Darrin, A., McNulty, P. J., & Andreou, A. G. (2001). FGMOS dosimetry: Design and implementation. *IEEE Transactions on Nuclear Science*, 48(6), 2050-2055.

[3] Yin, L., Embabi, S. H. K., & Sanchez-Sinencio, E. (1997).

A floating-gate mosfet D/A converter. In 1997 IEEE International Symposium on Circuits and Systems (ISCAS), pp. 409-412). IEEE.

[4] Manhas, P. S., Sharma, S., Pal, K., Mangotra, L. K., & Jamwal, K. K. S. (2008). High performance FGMOS-based low voltage current mirror, 46, 355-358.

[5] Razavi, B., Design of analog integrated circuits, In: McGraw Hill, Second Edition, pp.1-124, 2001.

[6] Rajput, S. S., & Jamuar, S. S. (2000). A high performance current mirror for low voltage designs, *IEEE APCCAS 2000.* 2000 *IEEE Asia-Pacific Conference on Circuits and Systems. Electronic Communication Systems.(Cat. No. 00EX394)* (pp. 170-173). IEEE.

[7] Sharma, S., Rajput, S. S., Magotra, L. K., & Jamuar, S. S. (2002). FGMOS based wide range low voltage current mirror and its applications. *In Asia-pacific conference on circuits and systems*, (pp. 331-334), IEEE.

[8] Gupta, R., Sharma, S., & Jamuar, S. S. (2010). A low voltage current mirror based on quasi-floating gate MOSFETs. 2010 Institute of Electrical and Electronics Engineers Asia Pacific Conference on Circuits and Systems, (pp. 580-583), IEEE.

[9] Anand, A., Mandal, S. K., Dash, A., & Patro, B. S. (2013). FGMOS based low-voltage low-power high output impedance regulated cascode current mirror. *International Journal of VLSI Design & Communication Systems*, 4(2), 39-41.

[10] Gupta, S., Sandhu, M., Gupta, M., & Arora, T. S. (2019). A new electronically tunable CM/VM oscillator using all grounded components. *Applications of Artificial Intelligence Techniques in Engineering: SIGMA 2018, 2*, 141-151, Springer Singapore.

[11] Horng, J. W. (2008). High input impedance voltage-mode universal biquadratic filter with three inputs using DDCCs. *Circuits, Systems & Signal Processing*, *27*, 553-562.

[12] Keskin, A. Ü. (2006). Multi-function biquad using single CDBA. *Electrical Engineering*, 88, 353-356.

[13] Tangsrirat, W., Tanjaroen, W., & Pukkalanun, T. (2009). Current-mode multiphase sinusoidal oscillator using CDTAbased allpass sections. *AEU-International Journal of Electronics and Communications*, 63(7), 616-622.

[14] Horng, J. W. (2002). Voltage-mode universal biquadratic filter with one input and five outputs using OTAs. *International Journal of Electronics*, *89*(9), 729-737.

[15] Lee, C. N. (2010). Multiple-mode OTA-C universal biquad filters. *Circuits, Systems and Signal Processing, 29*, 263-274.

[16] Shah, N. A., Rather, M. F., & Iqbal, S. Z. (2003). Three input and one output voltage-mode universal filter, *IJPAP* 41(7), 556-558.

[17] Chaturvedi, B., Mohan, J., Kumar, A., & Pal, K. (2020). Current-mode first-order universal filter and its voltage-mode transformation. *Journal of Circuits, Systems and Computers*, 29(09), 2050149,

[18] Kaçar, F., & Yeşil, A. (2010). Voltage mode universal filters employing single FDCCII. *Analog Integrated Circuits and Signal Processing*, *63*, 137-142.

[19] Kaçar, F., Metin, B., Kuntman, H., & Cicekoglu, O. (2010). A new high-performance CMOS fully differential second-generation current conveyor with application example of biquad filter realisation. *International Journal of Electronics*, 97(5), 499-510,

[20] Kaçar, F., & Yeşil, A. (2012). FDCCII-based electronically tunable voltage-mode biquad filter. *International Journal of Circuit Theory and Applications*, 40(4), 377-383.

[21] Kacar, F., Yesil, A., & Noori, A. (2012). New CMOS realization of voltage differencing buffered amplifier and its biquad filter applications. *Radioengineering*, *21*(1), 333-339.

[22] Biolek, D., Senani, R., Biolkova, V., & Kolka, Z. (2008). Active elements for analog signal processing: classification, review, and new proposals. *Radioengineering*, *17*(4), 15-32.

[23] Kaçar, F., Yeşil, A., Minaei, S., & Kuntman, H. (2014). Positive/negative lossy/lossless grounded inductance simulators employing single VDCC and only two passive elements. *AEU-International Journal of Electronics and Communications*, 68(1), 73-78,

[24] Kaçar, F., Yeşil, A., & Gürkan, K. (2015). Design and experiment of VDCC-based voltage mode universal filter. *Indian Journal of Pure & Applied Physics*, 53(5), 341-349.

[25] Anand, A., Mandal, S. K., Dash, A., & Patro, B. S. (2013). FGMOS based low-voltage low-power high output impedance regulated cascode current mirror. *International Journal of VLSI Design & Communication Systems*, 4(2), 39-50,

[26] Patidar, R. D., & Singh, S. P. (2009). Harmonics estimation and modeling of residential and commercial loads. *2009 International Conference on Power Systems* (pp. 1-6). IEEE.

[27] Sivaraman, P., & Sharmeela, C. Power system harmonics, In: Power Quality in Modern Power Systems, Academic Press, pp. 61-103, 2021.

[28] Prabaharan, N., & Palanisamy, K. (2017). A comprehensive review on reduced switch multilevel inverter topologies, modulation techniques, and applications. *Renewable and Sustainable Energy Reviews*, 76, 1248-1282,

[29] https://www.ieee.org/ (Access Date: 03.05.2023)

[30] IEEE. (2022). Standard for Harmonic Control in Electric Power Systems, *IEEE Std 519-2022 (Revision of IEEE Std 519-2014)*, 1-31.