

Fırat Üniversitesi Deneysel ve Hesaplamalı Mühendislik Dergisi



### Modüler Çok Seviyeli Dönüştürücü Topolojisi İçin En Yakın Seviye Modülasyon Yönteminin FPGA Tabanlı Dijital Kontrol Şemasının Tasarımı ve Deneysel Doğrulaması

Mehmet KURTOĞLU<sup>1</sup>\*<sup>(b)</sup>, Fatih EROĞLU<sup>2</sup><sup>(b)</sup>, Ahmet Mete VURAL<sup>3</sup><sup>(b)</sup>

<sup>1</sup>Elektrik-Elektronik Mühendisliği Bölümü, Mühendislik ve Doğa Bilimleri Fakültesi, İskenderun Teknik Üniversitesi, Hatay, Türkiye.

<sup>2</sup>TOFAŞ Türk Otomobil Fabrikası A.Ş., ARGE, Güç Sistemleri Müdürlüğü, Bursa, Türkiye.
<sup>3</sup>Elektrik-Elektronik Mühendisliği Bölümü, Mühendislik Fakültesi, Gaziantep Üniversitesi, Gaziantep, Türkiye.
<sup>1</sup>mehmet.kurtoglu@iste.edu.tr, <sup>2</sup>fatih.eroglu2@tofas.com.tr, <sup>3</sup>mvural@gantep.edu.tr

Geliş Tarihi: 23.03.2024<br/>Kabul Tarihi: 12.06.2024Düzeltme Tarihi: 24.05.2024doi: https://doi.org/10.62520/fujece.1457671<br/>Araştırma Makalesi

Alıntı: M. Kurtoğlu, F. Eroğlu ve A. M. Vural, "Modüler çok seviyeli dönüştürücü topolojisi ıçin en yakın seviye modülasyon yönteminin FPGA tabanlı dijital kontrol şemasının tasarımı ve deneysel doğrulaması", Fırat Üni. Deny. ve Hes. Müh. Derg., vol. 4, no 1, pp. 44-58, Şubat 2025.

#### Öz

Modüler çok seviyeli dönüştürücü (MÇD), en yakın seviye modülasyonu (ESM) tekniğinin çoğunlukla MÇD'nin kol gerilimlerini kontrol etmek için kullanıldığı endüstriyel uygulamalar için tercih edilen bir devre topolojisi haline gelmiştir. ESM yönteminin MÇD topolojisi üzerinde dijital kontrol teknikleri kullanılarak uygulanması; esnek tasarım, tam kontrol edilebilirlik, yeniden yapılandırılabilir özellik ve modüler gerçekleştirme nedeniyle araştırmacılar arasında önem kazanmaktadır. Bu amaca ulaşmak için yüksek hız performansı ve paralel işlem yapabilme gibi avantajları sayesinde alanda programlanabilir kapı dizileri (FPGA'lar) kullanılmaktadır. Buna göre, bu makalede, tek fazlı beş seviyeli MÇD topolojisi için ESM yönteminin FPGA tabanlı kontrol şeması önerilmiştir. Bu bağlamda, çok yüksek hızlı tümleşik devre donanım tanımlama dili (VHDL) modülleri, uygulamada kullanılan her bir VHDL modülü ve algoritması sunularak ESM yönteminin önerilen mimari tasarımını gerçekleştirmek için tasarlanmıştır. ESM yönteminin FPGA'da gerçekleştirilmesinin mimari adımları ayrıntılı olarak sunulmuştur. MÇD topolojisi nahtarlama elemanlarının kapı sinyalleri simülasyon ortamında gözlemlenmiştir. Son olarak, ESM yönteminin dijital kontrol şemasının uygulanabilirliğini doğrulamak için, tek fazlı beş seviyeli MÇD topolojisi kullanılarak bir deney düzeneği oluşturulmuş ve deneysel bulgular sunulmuştur. Bu çalışmada elde edilen sonuçlara göre, RL yükü kullanılarak kapı sinyalleri, kol gerilimleri ve çeşitli modülasyon indeksi değerleri için çıkış gerilimleri ile akımları içeren sonuçlar sunulmuştur.

Anahtar kelimeler: Çok seviyeli dönüştürücü, Modülasyon, Alanda programlanabilir kapı dizisi, Dijital kontrol

<sup>\*</sup>Yazışılan Yazar





Firat University Journal of Experimental and Computational Engineering



### Design and Experimental Validation Of FPGA Based Digital Control Scheme Of The Nearest Level Modulation Method For Modular Multilevel Converter Topology

Mehmet KURTOĞLU<sup>1\*</sup>, Fatih EROĞLU<sup>2</sup>, Ahmet Mete VURAL<sup>3</sup>

<sup>1</sup>Department of Electrical-Electronics Engineering, Faculty of Engineering and Natural Sciences, İskenderun Technical University, Hatay, Türkiye.

<sup>2</sup>TOFAŞ Türk Otomobil Fabrikası A.Ş., R&D, Propulsion Systems Management, Bursa, Türkiye. <sup>3</sup>Department of Electrical-Electronics Engineering, Faculty of Engineering, Gaziantep University, Gaziantep, Türkiye. <sup>1</sup>mehmet.kurtoglu@iste.edu.tr, <sup>2</sup>fatih.eroglu2@tofas.com.tr, <sup>3</sup>mvural@gantep.edu.tr

Received: 23.03.2024 Accepted: 12.06.2024

Revision: 24.05.2024

doi: https://doi.org/10.62520/fujece.1457671 Research Article

Citation: M. Kurtoğlu, F. Eroğlu ve A. M. Vural, "Design and experimental validation of FPGA based digital control scheme of the nearest level modulation method for modular multilevel converter topology", Firat Univ. Jour. of Exper. and Comp. Eng., vol. 4, no 1, pp. 44-58, February 2025.

#### Abstract

Modular multilevel converter (MMC) has become a preferable circuit topology for industrial applications, where the nearest level modulation (NLM) technique is mostly used to control the arm voltages of the MMC. Implementation of the NLM method on MMC topology using digital control techniques is gaining importance among researchers because of flexible design, full controllability, re-configurable property and modular realization. In order to achieve this aim, field programmable gate arrays (FPGAs) are preferred thanks to their benefits such as high speed performance and parallel processing ability. Accordingly, in this article, FPGA based control scheme of the NLM method was proposed for single-phase five-level MMC topology. In this context, very high-speed integrated circuit hardware description language (VHDL) modules were designed to achieve the proposed architectural design of the NLM method by presenting each VHDL module and algorithm used in the implementation. The architectural steps of the FPGA realization of the NLM method were presented in detail. Gate signals of the switching devices of the MMC topology were observed in simulation environment. Finally, in order to validate the applicability of the digital control scheme of the NLM method, an experimental setup was built using single-phase five-level MMC topology and experimental findings were presented. According to the obtained results of this study, the outcomes including gate signals, arm voltages and output voltages with currents were presented for various modulation index values using the RL load.

Keywords: Multilevel converter, Modulation, Field programmable gate array, Digital control

<sup>\*</sup>Corresponding author

# 1. Introduction

Modular multilevel converter (MMC) is an effective converter for power electronics based industrial applications [1-2]. The primary application fields of the MMC consist of high-voltage direct current networks [3], battery systems [4], motor drive applications [5], static synchronous compensator [6], renewable energy system [7], active power filter [8] and power electronic transformer [9].

In the literature, pulse width modulation (PWM) strategies using carrier signals were employed to manage the upper and lower arm voltage of the MMC in the past decade. The most popular ones of them are phase-shifted PWM [10] and level-shifted PWM [11] including phase-disposition PWM [12], phase-opposition-disposition PWM [13] and alternative phase-opposition-disposition PWM [14]. In addition to techniques with carriers, the nearest level modulation (NLM) method is stated as carrier-less technique, which has flexible implementation and directly controls the arm voltages [15].

Recently, digital platforms instead of analog systems have been adopted by the researchers for the implementation of the NLM method because of more practical design and debugging ability. Among digital platforms, field programmable gate arrays (FPGAs) and digital signal processors (DSPs) are the attractive components to realize the NLM method [16]. Design of cascaded H-bridge multilevel inverter is presented using FPGA by implementing multiple carrier phase disposition modulation method. The developed system is confirmed by simulation and experimental findings in [17]. Reference [18] suggests a control method using Xilinx system generator by implementing the phase disposition modulation method for five-level asymmetric stacked multilevel converter. The authors in [19] develop a FPGA implementation of a real-time simulation with the help of a model design method for MMC-H-bridge DC transformer. FPGA based MMC voltage controller implementing bucket odd-even hybrid voltage sorting method using Xilinx VC709 board is reported in [20]. Research reported in [21] presents a FPGA based digital switching controllers of selective harmonic elimination and sinusoidal PWM by designing minimal hardware complexity and logic utilization for a 21-level cascaded H-bridge multilevel inverter. In the implementation process of the NLM method for MMC topology, one of the most important points is that there may be too many semiconductor devices that require to be triggered in parallel. Accordingly, several packages of DSPs are insufficient to synchronously drive too many switches. Therefore, FPGAs are incorporated into the digital control systems of the NLM method as an ideal option thanks to their parallel processing capability [22]. In this context, several publications have focused on the FPGA implementation of the NLM method for MMC topology in recent years. Digital control of the NLM method using FPGA is presented for MMC topology in [23, 24]. However, in these studies, digital implementation of the NLM method is not comprehensively discussed by presenting the each very high-speed integrated circuit hardware description language (VHDL) module and algorithm on FPGA controller platform. In this paper, FPGA based control scheme of the NLM method was proposed for single-phase five-level half-bridge submodule (HBSM) based MMC topology. The major target of this proposal was to suggest the architectural steps of the FPGA realization of the NLM method.

The structure of this article is as follows. In Section 2, MMC topology is introduced. Section 3 reports the basic properties of the NLM method. Section 4 presents the proposed architectural design of FPGA implementation of the NLM method for MMC topology. Simulation and experimental study is provided by showing the gate pulses of the switching elements and experimental findings of the MMC topology in Section 5. Section 6 concludes the presented article.

# 2. MMC Topology

In Figure 1, circuit configuration of the single-phase MMC is depicted. As shown, DC source is used in the left side while a resistive or resistive-inductive characterized load is attached to the right side of the MMC topology. Upper and lower arm structures are included in a phase. Identical N submodules (SMs) and arm inductances are built in each arm. Output AC phase voltage and current are symbolized with  $V_{AC}$  and  $i_{AC}$ , respectively. HBSM structure is also illustrated in Figure 1. HBSM contains two semiconductor switches as S<sub>1</sub> and S<sub>2</sub>, respectively.

Each HBSM also includes a DC capacitor, which should be connected in parallel. The operation logic of HBSM is tabulated in Table 1. According to this logic operation, there are two available states as 0 and  $V_c$ . Furthermore, semiconductor devices  $S_1$  and  $S_2$  are operated in the opposite manner. HBSM generates  $V_c$  voltage when  $S_1$  is in the conduction region. Contrarily, HBSM generates zero voltage when  $S_2$  is in the conduction region. As can be understood from these definitions, HBSM is simply controlled, which makes it more preferable in the MMC based power electronics applications [25].



Figure 1. MMC single-phase circuit diagram including HBSM structure

| $S_1$ | $S_2$ | Arm Current | Capacitor   | V <sub>HBSM</sub> |
|-------|-------|-------------|-------------|-------------------|
| 1     | 0     | Positive    | Charging    | V <sub>C</sub>    |
| 1     | 0     | Negative    | Discharging | $V_{C}$           |
| 0     | 1     | Positive    | Unvaried    | 0                 |
| 0     | 1     | Negative    | Unvaried    | 0                 |

# 3. NLM Method

NLM is gaining more interest due to its simple implementation and it is adopted by digital controller applications of MMC to control the arm voltages of the MMC. Also, NLM method avoids the use of carrier signals. The operating principle of the NLM is depicted in Figure 2. Each arm can be effectively regulated with the help of this method.

Equivalent single-phase circuit form of the MMC is represented in Figure 3. Mathematical relations of this circuit are derived in the equations below.

Arm voltages could be computed as follows:

$$V_{upper} = \frac{V_{DC}}{2} - V_{AC} - L_{arm} \frac{di_{upper}}{dt}$$
(1a)

$$V_{lower} = \frac{V_{DC}}{2} + V_{AC} - L_{arm} \frac{di_{lower}}{dt}$$
(1b)

where  $L_{arm}$  is the arm inductance. Upper and lower arm equations are defined under steady-state condition as follows:

$$V_{upper} = \frac{V_{DC}}{2} - V_{AC} - v_L$$

$$V_{lower} = \frac{V_{DC}}{2} + V_{AC} - v_L$$
(2a)
(2b)

where  $v_L$  denotes the voltage drop on the arm inductor and it is negligible. The modulation signal could be defined as given below:

$$V_{AC} = M \frac{V_{DC}}{2} sin(\omega_0 t + \phi)$$
(3)

where M,  $\omega_0$  and  $\phi$  represent the modulation ratio, angular frequency and phase angle, respectively. In this context, upper and lower arm voltages could be computed using Equation (2a), (2b) and (3) as follows:

$$V_{upper} = \frac{V_{DC}}{2} - M \frac{V_{DC}}{2} sin(\omega_0 t + \phi)$$

$$V_{lower} = \frac{V_{DC}}{2} + M \frac{V_{DC}}{2} sin(\omega_0 t + \phi)$$
(4a)
(4b)



Figure 2. Main principle of the NLM method



Figure 3. MMC single-phase circuit

The total DC supply voltage could be expressed with regard to the number of SMs and SM capacitor voltage as follows:

$$V_{DC} = NV_c \tag{5}$$

After substituting (5) into (4a) and (4b), the Equations are obtained as given below:

$$V_{upper} = \frac{NV_c}{2} - M \frac{NV_c}{2} \sin(\omega_0 t + \phi)$$
(6a)

$$V_{lower} = \frac{N\bar{V}_c}{2} + M\frac{N\bar{V}_c}{2}\sin(\omega_0 t + \phi)$$
(6b)

where  $V_c$  specifies the step value of the output voltage. If the Equations (6a) and (6b) are normalized, following relations are derived for arm voltages as follows:

$$V_{upper}^{n} = \frac{N}{2} \left[ 1 - M \sin(\omega_0 t + \phi) \right]$$
(7a)

$$V_{lower}^{n} = \frac{N}{2} [1 + M \sin(\omega_0 t + \phi)]$$
(7b)

### 4. The Proposed Architectural Design of the NLM Method

Details of the architectural design of the NLM method using FPGA are addressed in this section. VHDL is used to carry out the structural design of the method. The modules and algorithm employed in the system are explained in detail.

#### 4.1. Sinusoidal reference creation and rounding module

Sinusoidal signal, which is employed to modulate the arms in MMC topology, is created in this module. Then, rounding function is operated to obtain the nearest voltage level from the sinusoidal reference. Initially, externally created samples of a sinusoidal reference signal with unity amplitude are kept in a lookup table (LUT). On the FPGA, LUT values are saved for subsequent use. One of the important points is to determine the modulation ratio for the generated sinusoidal reference values in the previous step. Normally, modulation index is multiplied with the sine value which is taken from LUT.

Since 10 bit string is used, modulation index (M) is considered based on  $2^{10}$  (1024). Therefore, for the M=0.9, 92 is selected instead of 90, which results 0.89 modulation index value. According to this approach, for different M values, constant k-terms are selected. The required k-term and some of the M values are given in Table 2.

Herein, normal process is applied to multiply M with the sine value which is received from the LUT. But on an FPGA, dividing a number requires several clock cycles. Amplitude of sine signal is between -1024 and 1024. After sine signal is subtracted from 1024, it is multiplied with 2. Then, the obtained value is summed with 512 for rounding process and it is sent to upper and lower arm modules. This process is performed in each sampling period and modulation process is completed.

| Desired | Actual     | k-    | Selecte |
|---------|------------|-------|---------|
| 2001100 | 1 10 00000 | n     | d       |
| М       | Μ          | terms | k-terms |
| 0.9     | 0.89       | 90    | 92      |
| 0.8     | 0.82       | 80    | 82      |
| 0.7     | 0.7        | 70    | 72      |
| 0.6     | 0.58       | 60    | 62      |

Table 2. The required k-terms and M values

# 4.2. Clock divider

In digital implementation of the NLM using FPGA, special clocks are generated using the master clock of FPGA. Clock frequency of used FPGA is 100 MHz, which is also known as master clock [26]. The clock frequency can be different depending on the used FPGA card in the implementation [27]. Special clock is necessary for sinusoidal reference. The number of samples used to create the signal is included in the clock period change. In order to create other clocks from the master clock, the counter counts the number of rising edges of it up to previously determined value. When the required edge is completed, new clock is logically changed in the opposite form. Identical number of clock ticks is counted and similar procedure is continuously performed. To generate clocks for special application inside FPGA, clock of sine module is investigated. Herein, 400 samples are used to create a period of sine reference. Therefore, sampling period is computed by

$$T_{s,sine} = \frac{Period \ of \ sinusiodal \ reference}{Number \ of \ samples} = \frac{20 \ ms}{400} = 0.05 \ ms \tag{8}$$

The counter value can be computed using Equation (8) as stated below:

$$counter_{sine} = \frac{T_{s,sine}}{2T_{master}} = \frac{0.05 \, ms}{2*10 \, ns} = 2500 \tag{9}$$

Similar procedures using the Equation (8) and (9) are performed to generate clocks for special application within FPGA.

### 4.3. SM on and SM off nodules

The used semiconductor switches of HBSM, explained in Section 2, are triggered in the opposite manner. When  $S_1$  and  $S_2$  are logically 1 and 0, respectively, the SM becomes ON. Otherwise, when  $S_1$  and  $S_2$  are logically 0 and 1, respectively, the SM becomes OFF. In other words, while SM ON means that the output of HBSM gives the balanced capacitor voltage, SM OFF means that the output of HBSM gives zero voltage. According to this triggering information, SM ON and SM OFF modules are separately created. The details of the SM ON and SM OFF process are presented in the algorithms as given in Figure 4.

### 4.4. Upper and lower arm gate signal modules

Outputs of sine rounding, SM ON and SM OFF module as well as clock divider become inputs of upper and lower arm modules. Depending on the number of activated SM/SMs in each arm, gate signals of HBSMs are created. While the number of active SM/SMs is equal to  $N_{active}$  for upper arm, the number of active SM/SMs is equal to (4- $N_{active}$ ) for lower arm. Depending on the  $N_{active}$ , both upper and lower arm gate signal modules generate logic signals for semiconductors of used HBSMs in the implementation of MMC topology. Eventually, switching patterns are created for each HBSM. But, dead time module should be designed and it is required between the triggering pulses of two switching elements on any HBSM to protect from the short circuits during switching variations. For this reason, dead time module is established in the architectural design of this work.

| SM ON Module Algorithm                                         | SM OFF Module Algorithm                                             |  |
|----------------------------------------------------------------|---------------------------------------------------------------------|--|
| library IEEE;                                                  | library IEEE;                                                       |  |
| use IEEE.STD_LOGIC_1164.ALL;                                   | use IEEE.STD_LOGIC_1164.ALL;                                        |  |
| use IEEE.NUMERIC_STD.ALL;                                      | use IEEE.NUMERIC_STD.ALL;                                           |  |
| entity sm_on is                                                | entity sm_off is                                                    |  |
| Port ( clk_on : in STD_LOGIC;                                  | Port ( clk_off: in STD_LOGIC;                                       |  |
| reset : in STD_LOGIC;                                          | reset : in STD_LOGIC;                                               |  |
| S1_on : out STD_LOGIC;                                         | S1_off: out STD_LOGIC;                                              |  |
| S2_on : out STD_LOGIC);                                        | S2_off: out STD_LOGIC);                                             |  |
| end sm_on;                                                     | end sm_off;                                                         |  |
| architecture Behavioral of sm_on is                            | architecture Behavioral of sm_off is                                |  |
| <pre>signal logic_s1_on, logic_s2_on : std_logic := '0';</pre> | <pre>signal logic_s1_off, logic_s2_off : std_logic := '0';</pre>    |  |
| begin                                                          | begin                                                               |  |
| process(clk_on,reset,logic_s1_on,logic_s2_on)                  | process(clk_off,reset,logic_s1_off,logic_s2_off)                    |  |
| begin                                                          | begin                                                               |  |
| if reset = '1' then                                            | if reset = '1' then                                                 |  |
| logic_s1_on <= '0';                                            | $logic_s1_off \le '0';$                                             |  |
| logic_s2_on <= '0';                                            | logic_s2_off <= '0';                                                |  |
| else                                                           | else                                                                |  |
| if nsing_edge(clk_on) then                                     | if nsing_edge(clk_off) then                                         |  |
| logic_s1_on <= '1';ON signals for SM (S1=1, S2=0)              | <code>logic_s1_off &lt;= '0';OFF</code> signals for SM (S1=0, S2=1) |  |
| logic_s2_on <= '0';                                            | logic_s2_off <= '1';                                                |  |
| end if;                                                        | end if;                                                             |  |
| end if;                                                        | end if;                                                             |  |
| S1_on <= logic_s1_on;                                          | S1_off <= logic_s1_off;                                             |  |
| S2_on <= logic_s2_on;                                          | S2_off <= logic_s2_off;                                             |  |
| end process;                                                   | end process;                                                        |  |
| end Behavioral;                                                | end Behavioral;                                                     |  |

Figure 4. SM ON and SM OFF module algorithms

### 4.5. Dead time generator module

Since a semiconductor needs a little amount of time to be ON or OFF, it is well known that turning it on and off instantly is not practical. Hence, if no dead time is provided between the switching instants of the semiconductors on any HBSM, they can all be ON at the same time. This situation causes short circuits and extremely high currents to flow through the semiconductors, possibly damaging the HBSM. Accordingly, a dead time that is greater than the ON and OFF timings of the semiconductors should be incorporated into the switching instants of the semiconductors on the HBSM [28]. Final gate pulses of the semiconductors of HBSMs are created on the output of this module. Note that 200 ns time was selected as a dead time for triggering of the MOSFETs in this implementation.

# 4.6. Top module

This module combines every VHDL module. The architecture accepts the FPGA's master clock and a reset button as inputs, and it generates gate pulses for every HBMS on the upper and lower arms as the output, then, these pulses are sent to the real circuit. General architecture of the NLM method for single-phase five-



level MMC topology is illustrated in Figure 5. As seen, the top module includes the aforementioned VHDL modules.

Figure 5. The proposed architectural design of the VHDL modules that creating the gate pulses of single-phase fivelevel MMC topology on FPGA

# 5. Simulation and Experimental Study

In this section, in simulation environment, the simulation results of the proposed architectural scheme using FPGA were presented to confirm the suitability of the created gate signals. The NLM method was implemented on Xilinx SPARTAN-6 FPGA controller (100 MHz master clock frequency). Xilinx ISE design computer program was utilized for the purpose of supervising and controlling the modules introduced in the previous section in real time. Table 3 demonstrates the device utilization summary of the used FPGA in the implementation by considering the number of slice registers, LUTs, used as memory and input-outputs (IOs) as performance indicators. According to the Table 3, utilization performance of resources seems satisfactory and the NLM method uses relatively few resources.

Moreover, Figure 6 shows the gate signals during a period. Four HBSM gate signals are presented for upper and lower arm, respectively. Also, clock signal and reset pulse are given. The gate signals are logically changed depending on the N value. It is clearly shown that gate signals of first and second semiconductor of any HBSM are created in the opposite manner. Although the gate signals of the semiconductors on the HBSM appear to be exact inverse of each other in Figure 6, a dead-time exists between the ON/OFF instants of the devices as explained before. A zoomed version of the dead-times between the first and second gate pulses of the HBSM is observed in Figure 7. The dead time value between  $S_1$  and  $S_2$  semiconductors of first HBSM of upper arm is clearly specified.

In addition, Figure 8 represents the gate signals when N value is set to 2. Herein, the gate signals remain continuously same logics since N value is constant. Again, all the gate signals of HBSMs for the arms are exhibited.

| Slice logic utilization   | Utilized | Available | Utilization<br>(%) |
|---------------------------|----------|-----------|--------------------|
| Number of slice registers | 155      | 18224     | 1                  |
| Number of slice LUTs      | 250      | 9112      | 2                  |
| Number utilized as memory | 7        | 2176      | 1                  |
| Number of bonded IOs      | 18       | 232       | 7                  |

#### Table 3. Device utilization summary

To verify the applicability of gate signals for the NLM method, an experimental setup was established. Table 4 describes the circuit parameters used in the MMC topology. A photograph of the experimental prototype is shown in Figure 9 and it contains the components as follows:

- FPGA controller.
- DC supplies to provide balanced capacitor voltages for the HBSMs.
- MMC SMs with gate drivers (consisting of MOSFET and gate driver) [29].
- Oscilloscope to observe the results.

Table 4. Tabulated form of experimental parameters

| Item                       | Value  |
|----------------------------|--------|
| DC-link supply             | 40 V   |
| Fundamental frequency      | 50 Hz  |
| Number of SMs per arm      | 4      |
| Arm inductor               | 29 mH  |
| Balanced capacitor voltage | 10 V   |
| Load resistor              | 10 ohm |
| Load inductor              | 29 mH  |
|                            |        |



Figure 6. Gate pulses created in Xilinx program for MMC topology







Figure 8. A view of the gate signals when N value is set to 2



Figure 9. Experimental setup of the MMC topology

Firstly, gate signals of  $S_1$  (channel (3)) and  $S_2$  (channel (4)) semiconductors of HBSM1 for upper arm are presented in Figure 10(a). As seen in the screenshot of the oscilloscope, the triggering pulses are generated in the opposite manner.  $S_1$  and  $S_2$  semiconductors are driven by signal indicated as pink one and green one, respectively. Upper and lower arm voltages are shown in Figure 10(b), which is created as 5 levels and 50 Hz frequency for each arm.



Figure 10. (a) a view of the gate signals of S1 and S2 semiconductors of HBSM1 for upper arm, (b) arm voltages

Secondly, output voltage and current waveforms of the MMC topology are demonstrated in Figure 11(a) and Figure 11(b), respectively. Fundamental output frequency of the waveforms is generated as 50 Hz. In the screenshots, output voltage and current are visualized when M=0.9 in Figure 11(a) and M=0.6 in Figure 11(b), respectively. As seen in Figure 11(a), output voltage is generated as 5 levels and equal to nearly 10.5 Vrms value while output current is equal to nearly 0.54 Arms. Furthermore, as indicated in Figure 11(b), output voltage is generated as 3 levels and equal to nearly 6.67 Vrms value while output current is equal to nearly 0.36 Arms.



Figure 11. Output voltage and current waveforms (a) when M=0.9; (b) when M=0.6

# 6. Conclusions

The implementation of the NLM method on MMC using digital control methods is gaining popularity among scholars because of adaptive controllability and modular realization. In order to accomplish this aim, FPGAs are preferred due to their benefits such as high speed performance and parallel processing ability. For this reason, FPGA based control scheme of the NLM method has been proposed for single-phase five-level MMC topology. In this regard, VHDL modules have been utilized to perform the proposed architectural scheme of the NLM method by presenting each VHDL module and algorithm used in the implementation. The architectural steps of the FPGA realization of the NLM method have been presented

in detail. Gate signals of the switching devices of the MMC topology have been investigated in simulation environment. To confirm the feasibility of the NLM on MMC topology, an experimental setup has been established and experimental results have been presented. According to the obtained findings of this study, validation of the NLM method using the proposed architectural design for single-phase five-level MMC topology has been performed and its practical implementation has been shown. In addition, the outcomes including gate signals, arm voltages and output voltages with currents have been presented for various modulation index values by utilizing the RL load.

## 7. Author Contribution Statement

Author 1 carried out the literature review, analyzed the proposed architectural design of the NLM method and prepared the paper. Author 1 also carried out the simulation and experimental study. Author 2 contributed data collection, design of the proposed architectural design of the NLM method and evaluating the obtained results. Author 3 contributed the supervising all stages in the paper.

### 8. Ethics Committee Approval and Statement of Conflict of Interest

There is no need to obtain ethics committee permission for the article prepared. There is no conflict of interest with any person/institution in the prepared article.

### 9. References

- [1] M. A. Perez, S. Ceballos, G. Konstantinou, J. Pou, and R. P. Aguilera, "Modular multilevel converters: Recent achievements and challenges," IEEE Open Journal of the Industrial Electronics Society, vol. 2, pp. 224–239, 2021.
- [2] M. Kurtoğlu, F. Eroğlu, A. O. Arslan, and A. M. Vural, "Recent contributions and future prospects of the modular multilevel converters: A comprehensive review," Int. Trans. Electr. Energy Syst., vol. 29, no. 3, 2019.
- [3] F. Xu, Z. Xu, H. Zheng, G. Tang, and Y. Xue, "A tripole HVDC system based on modular multilevel converters," IEEE Trans. Power Del., vol. 29, no. 4, pp. 1683–1691, 2014.
- [4] F. Eroğlu, M. Kurtoğlu, and A. M. Vural, "Bidirectional DC–DC converter based multilevel battery storage systems for electric vehicle and large-scale grid applications: A critical review considering different topologies, state-of-charge balancing and future trends," IET Renew. Power Gener., vol. 15, no. 5, pp. 915–938, 2021.
- [5] J. J. Jung, H. J. Lee, and S. K. Sul, "Control strategy for improved dynamic performance of variable-speed drives with Modular Multilevel Converter," IEEE J. Emerg. Sel. Top. Power Electron., vol. 3, no. 2, pp. 371–380, 2015.
- [6] H. P. Mohammadi and M. T. Bina, "A transformerless medium-voltage STATCOM topology based on extended modular multilevel converters," IEEE Trans. Power Electron., vol. 26, no. 5, pp. 1534–1545, 2011.
- [7] A. M. Vural, M. Kurtoğlu, and F. Eroğlu, "An efficient capacitor voltage balancing scheme for modular multilevel converter based wind energy conversion system," Adv. Electr. Comput. Eng., vol. 21, no. 4, pp. 31–42, 2021.
- [8] F. T. Ghetti, A. A. Ferreira, H. A. C. Braga, and P. G. Barbosa, "A study of shunt active power filter based on modular multilevel converter (MMC)," in Proc. 2012 10th IEEE/IAS Int. Conf. Ind. Appl., Fortaleza, Brazil, Nov. 5-7, 2012, pp. 1–6.
- [9] F. Briz, M. Lopez, A. Rodriguez, and M. Arias, "Modular power electronic transformers: Modular multilevel converter versus cascaded H-Bridge solutions," IEEE Ind. Electron. Mag., vol. 10, no. 4, pp. 6–19, 2016.
- [10] S. Lu, L. Yuan, K. Li, and Z. Zhao, "An improved phase-shifted carrier modulation scheme for a hybrid modular multilevel converter," IEEE Trans. Power Electron., vol. 32, no. 1, pp. 81–97, 2017.
- [11] R. Darus, G. Konstantinou, J. Pou, S. Ceballos, and V. G. Agelidis, "Comparison of phase-shifted and level-shifted PWM in the modular multilevel converter," in Proc. 2014 Int. Power Electron. Conf. (IPEC-Hiroshima 2014 - ECCE ASIA), Hiroshima, Japan, May 18-21, pp. 1488–1493, 2014.
- [12] F. Martinez-Rodrigo, D. Ramirez, A. B. Rey-Boue, S. De Pablo, and L. C. Herrero-De Lucas, "Modular multilevel converters: Control and applications," Energies, vol. 10, no. 11, 2017.
- [13] A. Ferreira-António, C. Collados-Rodríguez, and O. Gomis-Bellmunt, "Modulation techniques applied to medium voltage modular multilevel converters for renewable energy integration: A review," Electr. Power Syst. Res., vol. 155, pp. 21–39, 2018.
- [14] S. Debnath, J. Qin, B. Bahrani, M. Saeedifard, and P. Barbosa, "Operation, control, and applications of the modular multilevel converter: A review," IEEE Trans. Power Electron., vol. 30, no. 1, pp. 37–53, 2015.
- [15] M. Kurtoğlu and A. M. Vural, "A novel nearest level modulation method with increased output voltage quality for modular multilevel converter topology," Int. Trans. Electr. Energy Syst., 2022.
- [16] X. Ma, W. A. Najjar, and A. K. Roy-Chowdhury, "Evaluation and acceleration of highthroughput fixed-point object detection on FPGAs," IEEE Trans. Circuits Syst. Video Technol., vol. 25, no. 6, pp. 1051–1062, 2015.
- [17] S. Chitra and K. R. Valluvan, "Design and implementation of cascaded H-Bridge multilevel inverter using FPGA with multiple carrier phase disposition modulation scheme," Microprocess. Microsyst., vol. 76, 2020.
- [18] M. Q. Kasim et al., "Control algorithm of five-level asymmetric stacked converter based on Xilinx system generator," in Proc. 2021 IEEE 9th Conf. Syst., Process Control (ICSPC 2021), pp. 1–5, 2021.

- [19] L. Wu et al., "Design and FPGA implementation of a real-time simulation platform for an MMC-H DC transformer," in Proc. 2022 IEEE Energy Conversion Congr. Expos. (ECCE), pp. 1–5, 2022.
- [20] K. Xiong, G. Wang, J. Zhang, and G. He, "FPGA-based modular multilevel converter (MMC) controller for efficient voltage balancing in real-time simulation," in Proc. 16th IET Int. Conf. AC DC Power Transm. (ACDC 2020), Online Conf., pp. 1851–1856, 2020.
- [21] E. Noorsal et al., "Design of FPGA-based SHE and SPWM digital switching controllers for 21level cascaded H-bridge multilevel inverter model," Micromachines, vol. 13, no. 2, 2022.
- [22] N. Fujita, R. Kobayashi, Y. Yamaguchi, and T. Boku, "Parallel processing on FPGA combining computation and communication in OpenCL programming," in Proc. 2019 IEEE Int. Parallel Dist. Process. Symp. Workshops (IPDPSW), Rio de Janeiro, Brazil, May 20-24, pp. 1–6, 2019.
- [23] M. Moranchel, E. J. Bueno, F. J. Rodriguez, and I. Sanz, "Implementation of nearest level modulation for modular multilevel converter," in Proc. 2015 IEEE 6th Int. Symp. Power Electron. Distrib. Gener. Syst. (PEDG), Aachen, Germany, Jun. 22-25, pp. 1–6, 2015.
- [24] T. H. Cuong, P. V. Phuong, T. V. Phuong, and T. T. Minh, "Experiment on nearest level modulation algorithm for FPGA based modular multilevel converters," in Proc. 2019 10th Int. Conf. Power Electron. ECCE Asia (ICPE 2019 - ECCE Asia), Busan, South Korea, May 27-30, pp. 1–6, 2019.
- [25] M. Kurtoğlu, A. O. Arslan, F. Eroğlu, and A. M. Vural, "Comparison of different submodule topologies in modular multilevel converters," in Proc. 2019 3rd Int. Symp. Multidiscip. Stud. Innov. Technol. (ISMSIT), Ankara, Turkey, Oct. 11-13, pp. 1–6, 2019.
- [26] Digilent Inc., "Nexys 3TM FPGA Board Reference Manual," 2016.
- [27] M. Sönmez and A. Akbal, "Design of a new BPSK modulator," Pamukkale Univ. J. Eng. Sci., vol. 23, no. 5, pp. 492–496, 2017.
- [28] F. Eroğlu and A. M. Vural, "Digital implementation of level-shifted pulse width modulation for multilevel converters," in Proc. 2022 Int. Congr. Human-Comput. Interact., Optim. Robotic Appl. (HORA), Ankara, Turkey, Jun. 9-11, pp. 1–6, 2022.
- [29] International Rectifier, "Mosfet, hexfet power, Irfz44N," URL: https://datasheetspdf.com/pdf-file/509097/InternationalRectifier/IRFZ44N/1, (Visited on Mar. 23, 2024).