# HITTITE JOURNAL OF SCIENCE AND ENGINEERING

e-ISSN: 2148-4171 Volume: 11 • Number: 4 December 2024

## **Noise Analysis For Active Element Based Capacitor Multipliers**

## Burak Sakaci<sup>\*</sup> Deniz Ozenli D

National Defence University, Department of Electronics Engineering, Turkish Air Force Academy, 34334, İstanbul, Türkiye.

## **Corresponding Author**

Burak Sakaci E-mail: buraksakaci@gmail.com Phone: +90 538 870 2414 RORID: https://ror.org/010t24d82

## **Article Information**

Article Type: Research Article Doi: https://doi.org/10.17350/HJSE19030000343 Received: 17.08.2024 Accepted: 04.10.2024 Published: 31.12.2024

## **Cite As**

Sakaci B, Ozenli D. Noise Analysis For Active Element Based Capacitor Multipliers. Hittite J Sci Eng. 2024;11(4):157-167.

**Peer Review:** Evaluated by independent reviewers working in at least two different institutions appointed by the field editor.

Ethical Statement: Not available.

Plagiarism Checks: Yes - iThenticate

**Conflict of Interest:** Authors approve that to the best of their knowledge, there is not any conflict of interest or common interest with an institution/ organization or a person that may affect the review process of the paper.

#### **CRediT AUTHOR STATEMENT**

**Burak SAKACI:** Circuit Design, Methodology, Layout Design, Simulation, Writing- original draft. **Deniz OZENLI:** Data curation, Visualization, Investigation, Writing- original draft.

**Copyright & License:** Authors publishing with the journal retain the copyright of their work licensed under CC BY-NC 4.

#### **Noise Analysis For Active Element Based Capacitor Multipliers**

Burak Sakaci | Deniz Ozenli

National Defence University, Department of Electronics Engineering, Turkish Air Force Academy, 34334, İstanbul, Türkiye

#### Abstract

In this study, comprehensive noise analyses and optimization of two different capacitance multiplier structures have been presented. Capacitor multipliers, essential in low frequency applications due to capacitors' significant chip area requirement, play a significant role in high precision analog circuits. Noise impacts such filters by reducing the signal to noise ratio (SNR), increasing phase noise, and potentially causing distortion, which is critical in applications requiring high accuracy and stability, such as biomedical instrumentation, communication systems, and precision measurement devices. Therefore, thorough analysis and optimization of filter noise characteristics are essential for reliable operation in sensitive applications. Two capacitor multiplier structures are analyzed: the Multiple Output Voltage Differencing Transconductance Amplifier (MO-VDTA) based and the Multiple Output Current Differencing Transconductance Amplifier (MO-CDTA) based structures. The multiplication factor of the capacitor multiplier in basis of MO-VDTA varies between 120 and 750, depending on the I<sub>B</sub> value.

This variation allows the cutoff frequency of the applied filter to change between 2 kH z and 12.4 kHz. The MO-CDTA based structure's multiplication factor varies between 400 and 1250 by changing the V<sub>GS</sub> voltage of the external PMOS. This structure has been used in a 2<sup>nd</sup> order low pass filter, with the cutoff frequency varying between 23.6 kHz and 91 kHz in conjunction with multiplication factor changing. In this respect, comprehensive noise analyses of the filter applications of these two structures have been examined to ensure reliable and efficient operation in sensitive applications.

**Keywords:** Multiplication Factor, Capacitor Multiplier Multiple Output Voltage Differencing Transconductance Amplifier (MO-VDTA), Multiple Output Current Differencing Transconductance Amplifier (MO-CDTA), Noise Analysis

#### INTRODUCTION

Nowadays, modern analog circuit designs necessitate high capacitance values for a wide range of applications such as subhertz, speech, ultrasound, and biomedical fields. These applications demand substantial capacitance to function effectively specific frequency interval (1,2). Capacitor multipliers are used to achieve these high capacitance values at low production costs and in small chip areas (3,4). Capacitor multiplier structures can operate in two different modes: Current-mode and voltage-mode. In the current-mode capacitor multiplier equation,  $\mathbf{C}_{_{\!\mathsf{M}}}$  represents the multiplied capacitance,  $\mathrm{C}_{_{\!\mathrm{B}}}$  denotes the base capacitance, and "k" indicates the multiplication factor. This equation is expressed in the literature as  $C_{M}$  = (1+k).  $C_{B}$  (5). Numerous active building blocks are employed to create efficient capacitor multiplier designs (1-18). Wearable technology, including smartwatches, wireless headphones, and biomedical devices, is a prominent market trend. Biomedical signals, with their low voltage levels, require filtering for human health compatibility (19,21). These filters often use large capacitors to achieve low frequency characteristics, as referred to (22). Ultrasound applications, such as food drying, distance measurement, and biomedical uses, are also drawing attention (23,25). Reference (26) also includes these operating frequency ranges. In this point of view, this study will discuss extended noise analyses of capacitor multiplier based filters suitable for these frequency ranges, with their role in signal processing depicted in Figure 1.



Figure 1 Capacitor multipliers in signal processing

Figure 1 highlights the crucial role of capacitors in filters. Noise analysis in filters is essential for optimizing performance and

158 Hittite Journal of Science and Engineering • Volume 11 • Number 4

reliability by improving signal to noise ratios and reducing errors (27). Thanks to the noise analyses conducted on filters, component selection, design, and configurations are informed, enabling the design of filters that comply with standards, especially for biomedical and ultrasound applications (28).

This study presents extended noise analyses and optimizations for two filters using different active element blocks. The cutoff frequencies for  $2^{nd}$  order low pass filters with MO-VDTA and MO-CDTA structures are tunable from 2 kHz to 12.4 kHz and 23.6 kHz to 91 kHz, respectively, based on TSMC 0.18  $\mu$ m CMOS technology. The study covers active element based capacitor multipliers, filter applications, noise optimization, and results using LT-Spice and Magic Layout Environment. Future work is also outlined.

#### MATERIAL AND METHODS

This section describes the capacitor multiplier structures used in this study. Capacitor multipliers have been implemented in the literature using various active elements. While some are realized with OTAs and current conveyors (29,30), others are implemented with different active elements. Some of them are valuable for high capacitance, variable capacitance, and low frequency operations, offering flexibility in filter design and optimization (12,31,32). In this study, MO-VDTA and MOCDTA based capacitor multipliers will be focused on this work, with all simulations performed with LT-Spice and Magic VLSI.

All simulation results in this study are based on layouts created using Magic VLSI. Figure 2 shows the MO-VDTA based capacitor multiplier structure, which occupies an area of 36.36  $\mu$ m × 21.96  $\mu$ m. Additionally, Figure 3 shows the MO-CDTA capacitor multiplier structure, which occupies an area of 176.76  $\mu$ m × 136.71  $\mu$ m.



Figure 2 Layout of MO-VDTA Based Capacitance Multiplier



Figure 3 Layout of MO-CDTA Based Capacitance Multiplier

The VDTA structure, crucial for analog circuit design, traditionally includes two OTA stages (12,33,34). The MO-VDTA extends this with additional OTA stages, providing higher gain and suitability for current mode capacitive multipliers requiring large multiplication factors. The proposed MO-VDTA based multiplier has three OTA stages, seven terminals, and offers high impedance for easy interconnection, with  $V_p$  and  $V_N$  as differential inputs and  $V_z$  as the output (35).

$$\begin{bmatrix} I_{Z} \\ I_{X1} + \\ I_{X1} - \\ I_{X2} + \\ I_{X2} - \end{bmatrix} = \begin{bmatrix} \gamma_{1}G_{m1} - \gamma_{1}G_{m1} & 0 \\ 0 & 0 & \gamma_{1}G_{m2} \\ 0 & 0 & -\gamma_{2}G_{m2} \\ 0 & 0 & \gamma_{3}G_{m3} \\ 0 & 0 & -\gamma_{3}G_{m3} \end{bmatrix} \begin{bmatrix} V_{P} \\ V_{N} \\ V_{Z} \end{bmatrix}$$
(1)

Current mode capacitor multipliers utilize a feedback mechanism to scale base capacitance (7). Figure 4 illustrates a compact multiplier structure based on multioutput VDTA using X-terminal currents. Despite the rise in power consumption, silicon area, and design complexity, additional

159 Hittite Journal of Science and Engineering • Volume 11 • Number 4

OTA stages can be added to enhance the "k" factor.



Figure 4 Capacitor multiplier based on MO-VDTA

Equations (2) and (3) describe the input impedance and multiplication factor of the proposed structure, while equation (5) provides the cut off frequency of a 1<sup>st</sup> order low pass filter. Tracking errors from the MO-VDTA's characteristic matrix, shown in equation (1), can be safely eliminated, so that  $\gamma$  coefficients are nearly 1 up to 10 MHz for the properly dimensioning in basis of TSMC 0.18µm technology. For low frequency applications up to 100 kHz, equations in (2) and (3) simplify the calculations for multiplication factor and cut off frequency as given in equations (4) and (5).

$$Z = \frac{sC_{\rm B} + \gamma_1 G_{\rm m1}}{sC_{\rm B} \left(\gamma_1 G_{\rm m1} + \gamma_2 G_{\rm m2} + \gamma_3 G_{\rm m3}\right)}$$
(2)

$$Z \cong \frac{G_{m1}}{sC_{B} \left(G_{m1} + G_{m2} + G_{m3}\right)}$$
(3)

$$k \cong \frac{G_{m1} + G_{m2} + G_{m3}}{G_{m1}}$$
(4)

$$\omega_{\rm cut-off} \cong \frac{1}{\rm kRC_{\rm B}}$$
(5)

To attain a high multiplication factor, the first OTA stage's transconductance gain is kept lower than that of later stages, with the parameter "k" controlled by  $G_{\rm MI}$ . Thus, transistors in the first OTA stage have smaller aspect ratios compared to those in the subsequent stages (6). For the first Arbel Goldminz cell,  $I_{\rm D}$  in equation of (6) equals  $I_{\rm B}$  /2, while in the second and third cells, it is approximately  $I_{\rm C}$ / 2. Figure 5 illustrates the OTA stages, where each transistor size is selected meticulously.



Figure 5 Transistor level of MO-VDTA

Table 1 MO-VDTA Transistors' dimensions

| TRANSISTOR                                          | Dimer  | nsions   |                                                                    | Dimensions                                                                                                                                                                                            |            |
|-----------------------------------------------------|--------|----------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
|                                                     | W L    |          | TRAINSISTOR                                                        | W                                                                                                                                                                                                     | L          |
| M <sub>1B</sub> , M <sub>2B</sub> , M <sub>3B</sub> | 0.6 µm | 5 µm     | M <sub>1</sub> , M <sub>2</sub>                                    | 1µm                                                                                                                                                                                                   | 6 µm       |
| $M_{_{4B}},M_{_{5B}}$                               | 1μm    | 2 µm     | $M_{3},M_{4}$                                                      | 0.3<br>μm                                                                                                                                                                                             | 6 µm       |
| $M_{_{4C}}$                                         | 7μm    | 0.18 µm  | M <sub>5</sub> , M <sub>6</sub> , M <sub>9</sub> , M <sub>10</sub> | 6 µm                                                                                                                                                                                                  | 0.36<br>μm |
| M <sub>5C</sub>                                     | 8 um   | 0.18 um  | MMMM                                                               | M M M 3um                                                                                                                                                                                             |            |
|                                                     |        |          | 10, 20, 30, 70                                                     | Dimensions           W         L           1 μm         6 μ           0.3         6 μ           6 μm         0.36           3 μm         0.36           4 μm         0.36           4 μm         0.36 | μm         |
| M <sub>6C</sub>                                     | 8 um   | 0.18.um  | мммм                                                               | 4 um                                                                                                                                                                                                  | 0.36       |
|                                                     | σμm    | 0.10 μ11 | $\mu_{7}, \mu_{8}, \mu_{11}, \mu_{12}$ 4 µm                        |                                                                                                                                                                                                       | μm         |

$$g_{\rm m} = \sqrt{2\mu_{\rm n}C_{\rm OX}\frac{W}{L}I_{\rm D}}$$
(6)

The OTA cell gains are adjusted via bias currents I<sub>B</sub> =25 nA and I<sub>C</sub> =60  $\mu$ A, resulting in the 1<sup>st</sup> OTA stage having a lower gain. The transconductance gains are G<sub>M1</sub> = 250 nS and G<sub>M2</sub> = G<sub>M3</sub> = 110  $\mu$ S.

The conventional Current Differencing Transconductance Amplifier (CDTA) is a key element in analog circuits (36,37). The MO-CDTA enhances the CDTA by adding extra output stages to the DO-OTA block, providing increased flexibility and suitability for high capacitance and current mode applications. The proposed MO-CDTA based capacitor multiplier uses three OTA stages to simplify the structure and reduce power consumption. The MO-CDTA's multiple outputs and amplified transconductance gain, as shown in equation (7), facilitate achieving a higher multiplication factor.

$$\begin{bmatrix} V_{P} \\ V_{N} \\ I_{Z} \\ I_{X1} + \\ I_{X1} - \\ I_{X2} + \\ I_{X2} - \\ I_{X3} + \\ I_{X3} - \\ I_{X3} + \\ I_{X3} - \\ I_{X4} + \\ I_{X4} - \end{bmatrix} = \begin{bmatrix} 0 & 0 & 0 & 0 \\ 0 & 0 & 0 & +G_{m1} \\ 0 & 0 & 0 & -G_{m1} \\ 0 & 0 & 0 & -G_{m2} \\ 0 & 0 & 0 & -G_{m3} \\ 0 & 0 & 0 & -G_{m3} \\ 0 & 0 & 0 & -G_{m4} \end{bmatrix} \begin{bmatrix} I_{P} \\ I_{N} \\ V_{X} \\ V_{Z} \end{bmatrix}$$
(7)

Equation (7) omits terminal parasitics for clarity. Figure 6 presents the transistor level implementation of the MO-CDTA, which is fully tunable via bias currents. Adding more output stages increases transconductance gain but also complexity and power consumption. The gain of each stage is defined by equation (8).

$$G_{M} \cong B_{\sqrt{\mu_{n}C_{OX}I_{C}\left(\frac{W}{L}\right)}_{9,10}}$$
(8)

In equation (8), B denotes the ratio of  $\left(\frac{W}{L}\right)_{4C}/\left(\frac{W}{L}\right)_{5C}$  It is evident that the main factors affecting the gain are the bias current I<sub>c</sub> and the W/L ratios of the relevant transistors. The

transistor size of MO-CDTA is selected with sensitivity. Table 2 representes transistor sizes of MO-CDTA.



Figure 6 Transistor level of MO-CDTA

Table 2 MO-CDTA Transistors' dimensions

| TRANSISTOR                                                                               | Dimensions |        |                                                                                                                                                      | Dimensions |        |  |
|------------------------------------------------------------------------------------------|------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|--|
|                                                                                          | W          | L      | TRANSISTOR                                                                                                                                           | W          | L      |  |
| M <sub>1</sub> B                                                                         | 1µm        | 0.36µm | ${{ m M}_{ m _{3C}}},{{ m M}_{ m _{4C}}},{{ m M}_{ m _{7C}}},{{ m M}_{ m _{8C}}}$<br>${{ m M}_{ m _{9C}}},{{ m M}_{ m _{10C}}},{{ m M}_{ m _{11C}}}$ | 54µm       | 0.36µm |  |
| M <sub>2B</sub> , M <sub>3B</sub> , M <sub>4</sub> B,<br>M <sub>5B</sub>                 | 2µm        | 0.36µm | $M_{_{5C}}, M_{_{6C}}, M_{_{11}}, M_{_{12}}$                                                                                                         | 20µm       | 0.36µm |  |
| M <sub>6B</sub>                                                                          | 6µm        | 0.72µm | M <sub>13</sub>                                                                                                                                      | 10µm       | 0.36µm |  |
| M <sub>7B</sub> , M <sub>8B</sub> , M <sub>9B</sub> ,<br>M <sub>5</sub> , M <sub>6</sub> | 6µm        | 0.36µm | M <sub>14</sub>                                                                                                                                      | 18µm       | 0.36µm |  |
| M <sub>1</sub> , M <sub>2</sub> , M <sub>3</sub> , M <sub>8</sub>                        | 1.5µm      | 0.36µm | ${f M}_{1D},{f M}_{2D},{f M}_{3D},{f M}_{4D},$ ${f M}_{5D}$                                                                                          | 9µm        | 0.36µm |  |
| M <sub>4</sub> , M <sub>7</sub> , M <sub>9</sub> , M <sub>10</sub>                       | 3µm        | 0.36µm |                                                                                                                                                      |            |        |  |

The proposed design operates as a current mode capacitor multiplier, similar to the one described in the previous section. This is illustrated in Figure 7.



Figure 7 Capacitor multiplier based on MO-CDTA

The resistor value  $R_{MOS}$  in Figure 7 reflects the resistive properties of the PMOS transistor in the triode region, connected to the Z terminal of the multiplier

$$R_{MOS} \simeq \frac{1}{k_{p} \frac{W}{L} (V_{SG} - |V_{T}|)}$$
(9)

In this setup, the control voltage  $V_{\rm GS}$  adjusts resistance, enabling electronic tuning of the capacitance multiplier as shown in Figure 7. Bias currents  $I_{\rm B}$  and  $I_{\rm C}$  ensure flexibility, while the output stages are crucial for achieving the desired multiplication factor. For ultrasonic applications, equation (10) can be simplified as equation (11), with the MO-CDTA's characteristic matrix and terminal parasitics as detailed.

$$Z \simeq \frac{(R_{XP-})(1 + sC_{B}R_{P})}{sC_{B}((R_{XP-}) + 4R_{P} + 4G_{M}(R_{MOS} / / R_{ZP})(R_{XP-})) + 4}$$
(10)

To simplify the impedance formula in the frequency range from 10 kHz to 1 MHz, terminal parasitics are neglected, resulting in the impedance formula as given in Equation 11.

$$Z \simeq \frac{1}{sC_{B} + 4sC_{B}G_{m}R_{MOS}}$$
(11)

Furthermore, the multiplication factor "k" for the proposed architecture is defined as shown in equation (12).

$$k \cong 1 + 4G_m R_{MOS} \tag{12}$$

Active element based capacitor multipliers, including MO-VDTA and MO-CDTA structures, offer significant benefits in filter design across various fields. In biomedical applications, they enable high precision filters for accurate signal processing. For speech processing, their adaptability enhances voice clarity and noise reduction. In ultrasound, they provide high frequency filters that improve signal handling and resolution. Following explains explores filter structures using MO-VDTA, applicable for low frequency usage in biomedical and speech filtering with roll off frequencies from several kHz to over 20 kHz. A 2<sup>nd</sup> order filter based on MO-VDTA is illustrated in Figure 8.



Figure 8 2<sup>nd</sup> order low pass filter based on MO-VDTA

The equations for the filter structure created with the MO-VDTA configuration are provided below, respectively:

$$\frac{V_{LP}}{V_{IN}} \approx \frac{1}{s^2 \frac{C_B^2 R_1 R_2 (G_{m1} + G_{m2} + G_{m3})^2}{G_{m1}^2} + s \frac{C_B (2R_1 + R_2) (G_{m1} + G_{m2} + G_{m3})}{G_{m1}} + 1}$$
(13)

$$\omega_{0} \approx \sqrt{\frac{G_{m1}^{2}}{C_{B}^{2}R_{1}R_{2}(G_{m1} + G_{m2} + G_{m3})^{2}}}$$
(14)

$$Q \cong \sqrt{\frac{R_{1}R_{2}}{(2R_{1}+R_{2})^{2}}}$$
(15)

$$S_{G_{bl}}^{n_b} \cong \frac{G_{m2} + G_{m3}}{G_{m1} + G_{m2} + G_{m3}}, S_{G_{m1}}^{n_b} \cong \frac{-G_{m2}}{G_{m1} + G_{m2} + G_{m3}}, S_{G_{m1}}^{n_b} \cong \frac{-G_{m3}}{G_{m1} + G_{m2} + G_{m3}}, S_{R_1,R_2}^{n_b} \cong -\frac{1}{2}, S_{C_8}^{n_b} \cong -1$$
(16)

$$S_{R_{1}}^{Q} \cong -\frac{2R_{1}-R_{2}}{4R_{1}+2R_{2}}, S_{R_{1}}^{Q} \cong \frac{2R_{1}-R_{2}}{4R_{1}+2R_{2}}$$
(17)

When the multiplication factor ranges from 120 to 750, the cutoff frequency of the 2nd order filter varies between 2 kHz and 12.4 kHz, as shown in Figure 9. During this operation, the filter's power consumption is approximately 840  $\mu$ W. For a 1st order filter, the cut off frequency ranges from 2.6 kHz to 15.8 kHz, making these frequency ranges suitable for the specific applications.



**Figure 9** Gain response of 2<sup>nd</sup> order low pass filter based on MO-VDTA varying with different I<sub>B</sub> (I<sub>B</sub>= 25 nA to 250 nA, I<sub>C</sub> = 60 $\mu$ A and R<sub>IN</sub> = 50 k $\Omega$ ).

To apply the proposed multiplier structure in ultrasound applications, both 1<sup>st</sup> order and 2<sup>nd</sup> order filters can be utilized. Figure 10 shows a 2<sup>nd</sup> order filter created with the MO-CDTA structure, which is electronically tunable and suitable for both low frequency and ultrasonic applications.



Figure 10 2<sup>nd</sup> order low pass filter based on MO-CDTA

For ultrasonic applications, filter structures are designed to operate between 20 kHz and 100 kHz with adequate suppression (22). The proposed capacitor multiplier circuit, with a multiplication factor from 400 to 1250, is integrated into a 2<sup>nd</sup> order filter as shown in Figure 10. By setting R<sub>1</sub> = R<sub>2</sub>=1 k $\Omega$ , the cut off frequency ranges from 23.6 kHz to 91 kHz, as illustrated in Figure 11, with V<sub>GS</sub> varying from -0.5 V to -0.9 V in 0.1 V steps. The filter's power consumption is approximately 1.17 mW.



**Figure 11** Gain response of  $2^{nd}$  order low pass filter based on MO-VDTA varying with different VGS (VGS= -0.5V to -0.9V).

Equations (18) and (19) provide the transfer functions for the low pass filters, including simplifications for parasitic effects.

The subsequent analysis describes the observed behavior of the 2<sup>nd</sup> order low pass filter. The behavior observed for the 1<sup>st</sup> and 2<sup>nd</sup> order low pass filter are as follows:

$$\frac{V_{oUT}}{V_{IN}} \approx \frac{R_{XP-}}{4R_1 + (R_{XP-}) + sC_BR_1(R_{XP-})(1 + 4G_m(R_{MOS} / / R_{ZP}))} \approx \frac{1}{1 + sC_BR_1(1 + 4G_mR_{MOS})}$$
(18)

$$\frac{V_{\text{OUT}}}{V_{\text{IN}}} \approx \frac{1}{s^2 R_1 R_2 C_B^2 (1 + 4G_m R_{\text{MOS}})^2 + s C_B (R_1 + R_2) (1 + 4G_m R_{\text{MOS}}) + 1}$$
(19)

The cut off frequency and quality factor are calculated from equations (20), which are based on the transfer functions in equations (18) and (19). Furthermore, for the  $2^{nd}$  filter intended for ultrasound applications, sensitivity analyses for  $\omega$ 0 and Q are related to the dimensions of transistors and passive components, as outlined below:

$$\omega_{0} \cong \sqrt{\frac{1}{C_{B}^{2}R_{1}R_{2}(1+4G_{m}R_{MOS})^{2}}}, Q \cong \sqrt{\frac{R_{1}R_{2}}{(2R_{1}+R_{2})^{2}}}$$
(20)

$$S_{C_{B}}^{\omega_{0}} \cong -l, S_{R_{1},R_{2}}^{\omega_{0}} \cong -\frac{1}{2}, S_{G_{m},R_{MOS}}^{\omega_{0}} \cong -\frac{4G_{m}R_{MOS}}{4G_{m}R_{MOS}+l}$$
(21)

$$S_{R_{1}}^{Q} \cong -\frac{2R_{1} - R_{2}}{4R_{1} + 2R_{2}}, \ S_{R_{2}}^{Q} \cong \frac{2R_{1} - R_{2}}{4R_{1} + 2R_{2}}$$
(22)

### **RESULTS AND DISCUSSION**

Noise analysis and optimization in the 2<sup>nd</sup> order low pass filters with capacitor multiplier structures are critical, particularly for biomedical and power ultrasound applications. Filters with cut off frequencies from 10 kHz to 100 kHz require careful optimization to mitigate active noise sources, such as flicker and thermal noise, which affect performance. Flicker noise is prominent at lower frequencies, while thermal noise increases at higher frequencies. Effective noise management involves optimizing transistor dimensions and passive components to improve the signal to noise ratio and meet performance standards. Essential mathematical equations for flicker and thermal noise analysis are detailed below (38-41).

$$\overline{i_n^2} = 4k\gamma Tg_m [A^2/Hz] \rightarrow$$
 Thermal Noise (23)

$$\overline{i_n^2} = \frac{KFI_D}{C_{ox}L^2} \frac{1}{f} [A^2/Hz] \rightarrow Flicker (1/f) Noise$$
(24)

To analyze noise in the MO-VDTA based filter, identify the key noise sources at each terminal using the characteristic matrix (1). Integrating these sources into the model is visualized, as shown in the Figure 12.

The transistor level MO-VDTA structure in Figure 5 influences the noise contributions at terminals as shown in Figure 12. Simplified equations, excluding some secondary transistor effects, lead to the equivalent noise at the 2<sup>nd</sup> order filter input, as given in Equation 25.



Figure 12 Noise sources of investigated filter

$$\overline{V_{IRN}^{2}} \cong 2\left(\overline{V_{N}^{2}} + \overline{V_{P}^{2}}\right) + R_{1}^{2}(\overline{i_{X1-}^{2}} + \overline{i_{X2-}^{2}}) + R_{2}^{2}(\overline{i_{X1-}^{2}} + \overline{i_{X2-}^{2}})$$
(25)

For thorough noise analysis, individual contributions of noise sources in Equation 25 must be evaluated. The effects of noise at the N and Z nodes will be analyzed separately, while the grounded P node is excluded. Figure 13 shows the configuration with noise sources at the N and Z nodes.



Figure 13 Noise sources of 1st stage

Referring to Figure 13, the noise equations dependent on voltage for the N and Z nodes are specified by Equation 26 and Equation 27, respectively.

$$\overline{V_{N}^{2}} \cong \frac{\overline{i_{DS1}^{2}} + \overline{i_{DS2}^{2}} + \overline{i_{DS3}^{2}} + \overline{i_{DS4}^{2}}}{g_{m1}^{2}}$$
(26)

$$\overline{V_{Z}^{2}} \cong \frac{\overline{i_{DS1}^{2}} + \overline{i_{DS2}^{2}} + \overline{i_{DS3}^{2}} + \overline{i_{DS4}^{2}}}{g_{m3}^{2}}$$
(27)

Figure 14 shows that noise from the second and third stages is mainly treated as current sources. Equations 28 and 29 are derived from this analysis.

$$\frac{i_{X1-}^2}{i_{DS5}} \cong \overline{i_{DS5}^2} + \frac{i_{DS6}^2}{i_{DS7}^2} + \frac{i_{DS7}^2}{i_{DS8}^2} + \frac{i_{DS8}^2}{i_{DS8}^2}$$
(28)

$$i_{X2-}^2 \cong \overline{i_{DS9}^2} + \overline{i_{DS10}^2} + \overline{i_{DS11}^2} + \overline{i_{DS11}^2} + \overline{i_{DS12}^2}$$
 (29)



Figure 14 Noise sources of 2st and 3rd stages

The "I" equations account for both flicker and thermal noise, as shown in Equations 23 and 24. Parasitic effects are excluded. Extending Equations 26 through 29 leads to Equation 30.

$$\overline{V_{\text{IRN}}^{2}} \cong \begin{bmatrix} 2\left(\frac{\overline{i_{\text{DS1}}^{2}} + \overline{i_{\text{DS2}}^{2}} + \overline{i_{\text{DS3}}^{2}} + \overline{i_{\text{DS4}}^{2}}}{g_{\text{m1}}^{2}} + \frac{\overline{i_{\text{DS1}}^{2}} + \overline{i_{\text{DS2}}^{2}} + \overline{i_{\text{DS3}}^{2}} + \overline{i_{\text{DS4}}^{2}}}{g_{\text{m3}}^{2}}\right) + \dots \\ R_{1}^{2}\left(\overline{i_{\text{DS5}}^{2}} + \overline{i_{\text{DS6}}^{2}} + \overline{i_{\text{DS7}}^{2}} + \overline{i_{\text{DS8}}^{2}} + \overline{i_{\text{DS1}}^{2}} + \overline{i_{\text{DS1}}^{2}} + \overline{i_{\text{DS1}}^{2}}}\right) + \dots \\ R_{2}^{2}\left(\overline{i_{\text{DS5}}^{2}} + \overline{i_{\text{DS6}}^{2}} + \overline{i_{\text{DS7}}^{2}} + \overline{i_{\text{DS8}}^{2}} + \overline{i_{\text{DS9}}^{2}} + \overline{i_{\text{DS10}}^{2}} + \overline{i_{\text{DS10}}^{2}} + \overline{i_{\text{DS11}}^{2}}}\right) \end{bmatrix}$$
(30)

Equation 30 indicates that multiple variables affect the equivalent noise at the input. Key factors determining the equivalent noise include the transconductance  $g_m$  of the second and third stages and the bias current  $I_c$ , with the bias current  $I_B$  of the first stage having a lesser impact due to its nA level. The noise contributions from  $I_c$  were tested at four levels, showing approximately 10% variation, as depicted in Figure 15. The analysis and optimization will focus on these parameters to enhance filter performance.



Figure 15 Input referred noise @ different I<sub>c</sub> values

Following the analysis of I<sub>c</sub> effects on noise, the focus shifts to gm. By halving the W/L ratio achieved by doubling the L value of transistors in the and third stages, g<sub>m</sub> is reduced, lowering filter noise. Variations in gm and I<sub>c</sub> are shown in the Figure 16 and Table 3



Figure 16 Input referred noise @ different I<sub>c</sub> values with  $g_m/2$ 

Table 3 displays the impact of  $g_m$  and  $I_c$  on noise. For NMOS transistors,  $g_m$  values are 376  $\mu$ S and 105  $\mu$ S; for PMOS, 220  $\mu$ S and 139  $\mu$ S. Variations in  $g_m$  and  $I_c$  significantly affect noise levels. However, decreased noise can worsen filter characteristics; at optimal settings, reducing noise by 40% results in a 20% change in cut off frequency. Depending on the application, trade-offs between noise reduction and filter performance must be considered, with potential exploration of alternative methods and variables for optimization.

To analyze noise for the MO-CDTA filter, dominant noise sources at each terminal, based on the characteristic matrix (7), must be identified and incorporated into the model. The block diagram showing these noise sources is illustrated in Figure 17.



Figure 17 Noise sources of investigated filter

To determine the input referred voltage noise, derive the general equation for the equivalent input noise. Equations 31 and 32 provide the formulations for calculating this input referred voltage noise.

$$\overline{V_{IRN(1^{s_1})}^2} \cong \overline{V_P^2} + \overline{V_Z^2} + R_1^2 (\overline{i_{x_{1-}}^2} + \overline{i_{x_{2-}}^2} + \overline{i_{x_{3-}}^2} + \overline{i_{x_{4-}}^2} + \overline{i_Z^2})$$
(31)

$$\overline{V_{\text{IRN}(2^{\text{nd}})}^2} \cong 2\left[\overline{V_P^2} + \overline{V_Z^2} + R_1^2(\overline{i_{X1-}^2} + \overline{i_{X2-}^2} + \overline{i_{X3-}^2} + \overline{i_{X4-}^2} + \overline{i_Z^2})\right]$$
(32)

To analyze the noise of the structure, assess the impact

| g <sub>m</sub><br>Values | Ι <sub>c</sub> (μΑ) | Input Referred<br>Voltage Noise | fCUT   | dB<br>Loss | g <sub>m</sub><br>Values | l <sub>c</sub> (μΑ) | Input Referred<br>Voltage Noise | fCUT    | dB<br>Loss |
|--------------------------|---------------------|---------------------------------|--------|------------|--------------------------|---------------------|---------------------------------|---------|------------|
| g <sub>m</sub>           | 60                  | 10.13mV                         | 2kHz   | -2.6dB     | $g_m^{}/\sqrt{2}$        | 60                  | 9.18mV                          | 12.4kHz | -33dB      |
| 9 <sub>m</sub>           | 50                  | 9.18mV                          | 2.3kHz | -3dB       | $g_m^{}/\sqrt{2}$        | 50                  | 6.39mV                          | 7.2kHz  | -16dB      |
| 9 <sub>m</sub>           | 40                  | 7.67mV                          | 5kHz   | -8.2dB     | $g_m^{}/\sqrt{2}$        | 40                  | 6.81mV                          | 2.4kHz  | -1dB       |
| 9 <sub>m</sub>           | 30                  | 6.28mV                          | 9.6kHz | -11dB      | $g_m^{}/\sqrt{2}$        | 30                  | 6.19mV                          | 3kHz    | -1.2dB     |

Table 3 Effects of gm and I<sub>c</sub> values on noise performance

of each transistor's noise on the input and output ports, as shown in Figure 17. The calculation, based on the transistors in Figure 18, evaluates the current impact on output terminals. For simplification, only significant transistors were included in the analysis, excluding others to manage complexity and focus on those with substantial effects.



Figure 18 Noise sources of MO-CDTA

The noise impact on the output terminals is depicted by Equation 33, 34,35,37 and 37 as shown in Figure 18.

$$\overline{i_{\text{OUT(OTA)}}^{2}} \cong \overline{i_{\text{DSSC}}^{2}} + \overline{i_{\text{DS6C}}^{2}} + \overline{i_{\text{DS9}}^{2}} + \overline{i_{\text{DS10}}^{2}}$$
(33)

$$\overline{i_{X1-}^{2}} \cong \overline{i_{DSSC}^{2}} + \overline{i_{DS2D}^{2}} + \left(\frac{g_{m2D}}{g_{m1D}}\right)^{2} \overline{i_{DS1D}^{2}} + \left(\frac{g_{m8C}}{g_{m6C}}\right)^{2} \overline{i_{OUT(OTA)}^{2}}$$
(34)

$$\overline{i_{X2-}^{2}} \cong \overline{i_{DS9C}^{2}} + \overline{i_{DS3D}^{2}} + \left(\frac{g_{m3D}}{g_{m1D}}\right)^{2} \overline{i_{DS1D}^{2}} + \left(\frac{g_{m9C}}{g_{m6C}}\right)^{2} \overline{i_{OUT(OTA)}^{2}}$$
(35)

$$\overline{i_{X3-}^2} \cong \overline{i_{DS10C}^2} + \overline{i_{DS4D}^2} + \left(\frac{g_{m4D}}{g_{m1D}}\right)^2 \overline{i_{DS1D}^2} + \left(\frac{g_{m10C}}{g_{m6C}}\right)^2 \overline{i_{OUT(OTA)}^2}$$
(36)

$$\overline{i_{X4-}^2} \cong \overline{i_{DS1D}^2} + \overline{i_{DS5D}^2} + \left(\frac{g_{mSD}}{g_{m1D}}\right)^2 \overline{i_{DS1D}^2} + \left(\frac{g_{m11C}}{g_{m6C}}\right)^2 \overline{i_{OUT(OTA)}^2}$$
(37)

Figure 19.a illustrates the transistors affecting noise at the P terminal, with the equivalent noise given by Equation 38. For the Z terminal, Figure 19.b and MOSFET noise equations

(23,24) lead to the derivation of Equations 39 and 40, which describe the associated noise contributions.



Figure 19 Noise sources visualization for input referred noise effects' calculations at a) P terminal b) P and Z Terminals

$$\overline{V_{p}^{2}} \simeq \frac{\overline{i_{p_{1}}^{2}} + \overline{i_{p_{2}}^{2}} + \overline{i_{p_{5}}^{2}} + \overline{i_{p_{6}}^{2}}}{g_{ml}^{2}}$$
(38)

$$\overline{i_{Z}^{2}} \cong \overline{i_{D_{SBB}}^{2}} + \overline{i_{D_{SBB}}^{2}} + \left(\frac{g_{m5B}}{g_{m4B}}\right)^{2} \overline{i_{D_{S4B}}^{2}} + \left(\frac{g_{m9B}}{g_{m8B}}\right)^{2} \overline{i_{D_{S8B}}^{2}}$$
(39)

$$\overline{V_z^2} \cong 4kT\gamma R_{MOS} + \frac{KF}{2C_{OX}WLK'} \frac{1}{f}$$
(40)

Substituting the equations from Equation 32 yields the equivalent input referred voltage noise for the 2nd order low pass filter.

$$\overline{V_{IRN(2^{nd})}^{2}} \cong 2 \begin{pmatrix} \frac{\overline{i_{D1}^{2}} + \overline{i_{D2}^{2}} + \overline{i_{D5}^{2}} + \overline{i_{D6}^{2}} + \cdots \\ g_{m1}^{2} \\ (4kT\gamma R_{MOS} + \frac{KF}{2C_{0X}WLK'}\frac{1}{f}) + \cdots \\ (4kT\gamma R_{MOS} + \frac{g_{m2D}}{2C_{0X}WLK'}\frac{1}{f}) + \cdots \\ 4R_{1}^{2} \left( \overline{i_{DSBC}^{2}} + \overline{i_{DS2D}^{2}} + \left( \frac{g_{m2D}}{g_{m1D}} \right)^{2} \overline{i_{DS1D}^{2}} + \left( \frac{g_{m8C}}{g_{m6C}} \right)^{2} \left( \overline{i_{DSSC}^{2}} + \overline{i_{DS9}^{2}} + \overline{i_{DS10}^{2}} \right) \right) + \cdots \\ R_{1}^{2} \left( \overline{i_{DSSB}^{2}} + \overline{i_{DS9B}^{2}} + \left( \frac{g_{m8B}}{g_{m4B}} \right)^{2} \overline{i_{DS4B}^{2}} + \left( \frac{g_{m9B}}{g_{m8B}} \right)^{2} \overline{i_{DS4B}^{2}} + \left( \frac{g_{m9B}}{g_{m8B}} \right)^{2} \overline{i_{DS4B}} \right) \end{pmatrix}$$
(41)

Equation 41 shows that some filter parameters inversely affect noise, while others increase it. Table 4 presents how input referred voltage noise varies with these parameters. It's

| Parameters          | Input<br>Referred<br>Voltage<br>Noise | fCUT     | dB<br>Loss | Parameters             | Input<br>Referred<br>Voltage<br>Noise | fCUT     | dB<br>Loss |
|---------------------|---------------------------------------|----------|------------|------------------------|---------------------------------------|----------|------------|
| RMOS                | 19.98mV                               | 29.3 kHz | -1 dB      | RMOS<br>—<br>√2        | 14.15mV                               | 41.1 kHz | -1 dB      |
| g <sub>m1,2</sub>   | 19.98mV                               | 29.3 kHz | -1 dB      | gm1,2<br>√2            | 20.37mV                               | 30 kHz   | -1 dB      |
| 9 <sub>m5C,6C</sub> | 19.98mV                               | 29.3 kHz | -1 dB      | gm5 <u>C</u> ,6C<br>√2 | 39.75mV                               | 16.4 kHz | -1.6 dB    |
| g <sub>m1D,2D</sub> | 19.98mV                               | 29.3 kHz | -1 dB      | gm1 <u>D</u> ,2D<br>√2 | 26.49mV                               | 22.8 kHz | -1.2 dB    |
| g <sub>m9,10</sub>  | 19.98mV                               | 29.3 kHz | -1 dB      | gm9,10<br>—<br>√2      | 16.17mV                               | 35.9 kHz | -1 dB      |

Table 4 Noise analysis of the applied filter for various parameters

\*The gm values were altered by changing the channel lengths (L) of the transistors.

also crucial to maintain the filter's characteristic properties during these variations.

will investigate additional noise parameters for the further performance optimization.

The table confirms the equivalent input referred voltage noise for the 2nd order low pass filter, showing that changes in parameter values affect noise levels. Table 4 indicates that reducing noise by 19% can shift the cut-off frequency by 22% at the optimal configuration (gm9,10). Depending on application needs, one can select the best configuration or explore alternatives by adjusting other parameters

#### CONCLUSION

In this study explores noise analysis and optimization for filters using two active element based capacitor multiplier structures: MO-VDTA and MO-CDTA. Both structures offer an adjustable multiplication factor "k", allowing operation across various cutoff frequencies for different applications. The MO-VDTA structure provides a multiplication factor ranging from 120 to 750, with a filter cutoff frequency from 2 kHz to 12.4 kHz. Initial input referred noise is 10.13 mV, reduced to 6.19 mV (40% decrease) through optimization, even though this causes a 20% variation in cutoff frequency. For the MO-CDTA structure, the multiplication factor also ranges from 120 to 750, with cutoff frequencies between 400 Hz and 1250 Hz. Initial input referred noise is 19.98 mV, reduced to 16.17 mV (19% decrease), resulting in a 22% change in cutoff frequency. In the noise analyses of filters, additional parasitic effects of the active elements were not included in the calculations to facilitate easier interpretation of the equations. Additionally, only the transistors with dominant noise contributions were considered. The findings highlight the need for noise optimization in low frequency applications and provide mathematical expressions for factors affecting noise. The results demonstrate that while reducing noise can decrease trade-offs between noise and the cut off frequency, the cut off frequency vary with application. Future research

#### Acknowledgment

The author received no financial support for the research, authorship, and/or publication of this article.

#### References

- Kumar A, Singh D, Nand D. A Novel CFDITA-Based Design of Grounded Capacitance Multiplier and Its Transpose Structure. Circuits Syst Signal Process. Birkhauser; 2022;41(10):5319–39. DOI: 10.1007/S00034-022-02032-4/METRICS
- Tang Y, Ismail M, Bibyk S. Adaptive miller capacitor multiplier for compact on-chip PLL filter. Electron Lett. 2003;39(1):43–5. DOI: 10.1049/EL:20030086
- Sotner R, Jerabek J, Polak L, Petrzela J. Capacitance Multiplier Using Small Values of Multiplication Factors for Adjustability Extension and Parasitic Resistance Cancellation Technique. IEEE Access. Institute of Electrical and Electronics Engineers Inc.; 2020;8:144382–92. DOI: 10.1109/ACCESS.2020.3014388
- Shukla P, Gupta A. Current-Mode PMOS capacitance multiplier. Proceedings of the International Conference on Inventive Systems and Control, ICISC 2017. Institute of Electrical and Electronics Engineers Inc.; 2017; DOI: 10.1109/ ICISC.2017.8068658
- Padilla-Cantoya I. Low-power high parallel load resistance current-mode grounded and floating capacitor multiplier. IEEE Transactions on Circuits and Systems II: Express Briefs. Institute of Electrical and Electronics Engineers Inc.; 2013;60(1):16–20. DOI: 10.1109/TCSII.2012.2234923
- Stornelli V, Safari L, Barile G, Ferri G. A New Extremely Low Power Temperature Insensitive Electronically Tunable VCII-Based Grounded Capacitance Multiplier. IEEE Transactions on Circuits and Systems II: Express Briefs. Institute of Electrical and Electronics Engineers Inc.; 2021;68(1):72–6. DOI: 10.1109/ TCSII.2020.3005524
- 7. Padilla-Cantoya I. Capacitor multiplier with wide dynamic

range and large multiplication factor for filter applications. IEEE Transactions on Circuits and Systems II: Express Briefs. Institute of Electrical and Electronics Engineers Inc.; 2013;60(3):152–6. DOI: 10.1109/TCSII.2013.2240814

- Al-Absi MA, Abulema'atti MT. A Tunable Floating Impedance Multiplier. Arab J Sci Eng. Springer Verlag; 2019;44(8):7085–9. DOI: 10.1007/S13369-019-03792-Z/METRICS
- Yesil A, Yuce E, Minaei S. Grounded capacitance multipliers based on active elements. AEU - International Journal of Electronics and Communications. Urban & Fischer; 2017;79:243– 9. DOI: 10.1016/J.AEUE.2017.06.006
- Yucehan T, Yuce E. A New Grounded Capacitance Multiplier Using a Single ICFOA and a Grounded Capacitor. IEEE Transactions on Circuits and Systems II: Express Briefs. Institute of Electrical and Electronics Engineers Inc.; 2022;69(3):729–33. DOI: 10.1109/TCSII.2021.3102118
- Ozenli D, Alaybeyoglu E. An electronically tunable CMOS implementation of capacitance multiplier employing CCCDTA. AEU - International Journal of Electronics and Communications. Urban & Fischer; 2022;155:154359. DOI: 10.1016/J. AEUE.2022.154359
- Sakacı B, Özenli D. A current mode capacitance multiplier employing a single active element based on Arbel-Goldminz cells for low frequency applications. Microelectron Eng. Elsevier; 2024;288:112157. DOI: 10.1016/J.MEE.2024.112157
- Özer E. Electronically tunable CFTA based positive and negative grounded capacitance multipliers. AEU - International Journal of Electronics and Communications. Urban & Fischer; 2021;134:153685. DOI: 10.1016/J.AEUE.2021.153685
- Ozenli D, Alaybeyoglu E, Kuntman H. A tunable lossy grounded capacitance multiplier circuit based on VDTA for the low frequency operations. Analog Integr Circuits Signal Process. Springer; 2022;113(2):163–70. DOI: 10.1007/S10470-022-02077-0/METRICS
- Dogan M, Yuce E. A new CFOA based grounded capacitance multiplier. AEU - International Journal of Electronics and Communications. Urban & Fischer; 2020;115:153034. DOI: 10.1016/J.AEUE.2019.153034
- Ferri G, Safari L, Barile G, Scarsella M, Stornelli V. New Resistor-Less Electronically Controllable ±C Simulator Employing VCII, DVCC, and a Grounded Capacitor. Electronics 2022, Vol 11, Page 286. Multidisciplinary Digital Publishing Institute; 2022;11(2):286. DOI: 10.3390/ELECTRONICS11020286
- Padilla-Cantoya I, Gurrola-Navarro MA, Bonilla-Barragan CA, Molinar-Solis JE, RizoDominguez L, Medina-Vazquez AS. Impedance-mode capacitance multiplier with OTAbased flipped voltage follower for high accuracy and large multiplication factor. IEICE Electronics Express. The Institute of Electronics, Information and Communication Engineers; 2022;19(19):20220208-20220208. DOI: 10.1587/ ELEX.19.20220208
- Paul T, Roy S, Pal R. Lossy & Lossless Capacitance Multipliers: A Series of Realization Using VDTAs & Single Grounded Capacitor. Mapana Journal of Sciences. 2022;21:1-34. doi:10.12723/mjs.62.0.
- Seneviratne S, Hu Y, Nguyen T, Lan G, Khalifa S, Thilakarathna K, et al. A Survey of Wearable Devices and Challenges. IEEE Communications Surveys and Tutorials. Institute of Electrical and Electronics Engineers Inc.; 2017;19(4):2573–620. DOI: 10.1109/COMST.2017.2731979
- 20. Rajan VS, Kishore KH, Sanjay R, Kumaravel S, Venkataramani B. A novel programmable attenuator based low Gm-OTA

for biomedical applications. Microelectronics J. Elsevier; 2020;97:104721. DOI: 10.1016/J.MEJO.2020.104721

- 21. Haghi M, Thurow K, Stoll R. Wearable Devices in Medical Internet of Things: Scientific Research and Commercially Available Devices. Healthc Inform Res. Korean Society of Medical Informatics; 2017;23(1):4–15. DOI: 10.4258/HIR.2017.23.1.4
- 22. Cardoso J. The Biomedical Engineering Handbook Third Edition Biomedical Engineering Fundamentals.
- Huang D, Men K, Li D, Wen T, Gong Z, Sunden B, et al. Application of ultrasound technology in the drying of food products. Ultrason Sonochem. Elsevier; 2020;63:104950. DOI: 10.1016/J. ULTSONCH.2019.104950
- 24. Bühling B, Maack S, Strangfeld C. Fluidic Ultrasound Generation for Non-Destructive Testing. Advanced Materials. John Wiley and Sons Inc; 2024;36(18). DOI: 10.1002/ADMA.202311724
- Moisello E, Novaresi L, Sarkar E, Malcovati P, Costa TL, Bonizzoni E. PMUT and CMUT Devices for Biomedical Applications: A Review. IEEE Access. Institute of Electrical and Electronics Engineers Inc.; 2024;12:18640–57. DOI: 10.1109/ACCESS.2024.3359906
- Cheng X, Zhang M, Xu B, Adhikari B, Sun J. The principles of ultrasound and its application in freezing related processes of food materials: A review. Ultrason Sonochem. Elsevier; 2015;27:576–85. DOI: 10.1016/J.ULTSONCH.2015.04.015
- Magsi H, Sodhro AH, Chachar FA, Abro SAK. Analysis of signal noise reduction by using filters. 2018 International Conference on Computing, Mathematics and Engineering Technologies: Invent, Innovate and Integrate for Socioeconomic Development, iCoMET 2018 - Proceedings. Institute of Electrical and Electronics Engineers Inc.; 2018;2018January:1–6. DOI: 10.1109/ ICOMET.2018.8346412
- Kim D, Goldstein B, Tang W, Sigworth FJ, Culurciello E. Noise analysis and performance comparison of low current measurement systems for biomedical applications. IEEE Trans Biomed Circuits Syst. 2013;7(1):52–62. DOI: 10.1109/ TBCAS.2012.2192273
- 29. Alaybeyoğlu, E. A New Implementation of Capacitor Multiplier with Cell-Based Variable Transconductance Amplifier. IET Circuits, Devices & Systems. (2019); DOI: 13. 10.1049/ietcds.2018.5217.
- Khan AA, Bimal S, Dey KK, Roy SS. Current conveyor based R- and C- multiplier circuits. AEU - International Journal of Electronics and Communications. Urban & Fischer; 2002;56(5):312–6. DOI: 10.1078/1434-8411-54100121
- Sakaci B, Ozenli D. An Electronically Tunable Capacitance Multiplier Structure Using DTMOS Technique for the Low Frequency Applications. International Conference on Electrical, Computer and Energy Technologies, ICECET 2023. Institute of Electrical and Electronics Engineers Inc.; 2023; DOI: 10.1109/ ICECET58911.2023.10389302
- Aghaei Jeshvaghani M, Dolatshahi M. A new ultra-low power wide tunable capacitance multiplier circuit in subthreshold region for biomedical applications. AEU - International Journal of Electronics and Communications. Urban & Fischer; 2024;177:155166. DOI: 10.1016/J.AEUE.2024.155166
- Satansup J, Tangsrirat W. Compact VDTA-based currentmode electronically tunable universal filters using grounded capacitors. Microelectronics J. Elsevier; 2014;45(6):613–8. DOI: 10.1016/J.MEJO.2014.04.008
- Alaybeyoğlu E, Kuntman H. CMOS implementations of VDTA based frequency agile filters for encrypted communications. Analog Integr Circuits Signal Process. Springer New York LLC;

2016;89(3):675-84. DOI: 10.1007/S10470-016-0760-Y/METRICS

- Arbel AF, Goldminz L. Output stage for current-mode feedback amplifiers, theory and applications. Analog Integr Circuits Signal Process. Kluwer Academic Publishers; 1992;2(3):243–55. DOI: 10.1007/BF00276637/METRICS
- Bisariya S, Afzal N. Design and implementation of CDTA: a review. Sadhana - Academy Proceedings in Engineering Sciences. Springer; 2020;45(1). DOI: 10.1007/S12046-02001511-1
- Sakaci B, Ozenli D, Kuntman HH. An Electronically Tunable Capacitance Multiplier Employing Single Active Block For The Speech Processing Applications. 14th International Conference on Electrical and Electronics Engineering, ELECO 2023 -Proceedings. Institute of Electrical and Electronics Engineers Inc.; 2023; DOI: 10.1109/ELECO60389.2023.10416079
- Razavi Behzad. RF microelectronics. Prentice Hall PTR; 20081998;335.
- Horowitz P, Hill W. Art of Electronics, The. Camb.U.P.; 2011; Available from: https://books.google.com/books/about/The\_ Art\_of\_Electronics.html?hl=tr&id=LAiWPwA ACAAJ
- 40. Buckingham MJ. Noise in electronic devices and systems. E. Horwood ; Halsted Press; 1983;372.
- 41. Allen PE., Holberg DR. CMOS analog circuit design. Oxford University Press; 1987;701.