Research Article GU J Sci 32(4): 1150-1165 (2019) DOI: 10.35378/gujs.500724

Gazi University **Journal of Science**

<http://dergipark.gov.tr/gujs>

# **A Majority Gate Based RAM Cell Design With Least Feature Size In QCA**

Amanpreet SANDHU<sup>[1](https://orcid.org/0000-0001-5692-418X),\*</sup> . Sheifali GUPTA<sup>1</sup>

*<sup>1</sup>Chitkara University, Department of Electronics and Communication Engineering, 140401, Rajura, India.*

#### **Highlights**

- This paper first proposes a design of a new five input majority gate.
- The proposed gate occupies 44.4% less area than the best-reported designs.
- The correctness of the proposed gate is proved by designing a new RAM cell.
- The proposed RAM cell is efficient in terms of area with lower energy dissipation.
- The proposed designs can be used for both single and multilayer architecture.



#### **1. INTRODUCTION**

In the past few decades shrinkage in VLSI design based logic circuit dimension has faced some serious challenges like high power consumption, short channel effects, leakage currents, oxide thickness, and thermal reliability [1]. QCA is one of the potential candidate technology for the replacement of VLSI circuits at the nanoscale in the coming days [2]. It is recognized as one of the innovative phenomena for enumerating logic circuits at nano-scale [3]. Among various nanotechnologies, QCA overcomes the disadvantages of CMOS technology and offers a faster speed of operation, higher device density, and lower power consumption [4]. Since memory is one of the powerful element in the digital system the design of highly optimized RAM cell in nanotechnology leads to substantial improvement in performance parameters of QCA designs. Reconfigurability of a memory cell with QCA will add a new dimension [5] for the improvement in parameters like the number of cells, Input to output delay, occupation area, and total energy dissipation. Many logic gate designs such as flip flops [6-7], multilayer structures [8], and counters [9] have been implemented using QCA during recent years. These logic designs are modeled and verified by an open source simulator named as QCADesigner tool [10]. The objective of the paper is to design a five input majority gate and construct a RAM cell based on a new majority gate. The working of presented structures is inspected using QCADesigner tool [11].

The new coplanar majority gate schematic is utilizing 17 QCA cells with  $0.01 \mu m^2$  area, and having energy dissipation of 41.97 meV. It has a smaller area, less QCA cells and less power in comparison to the existing designs. The presented gate design can be used for both single as well as multilayer structures because its input and output cells are reachable for the single layer as well as multilayer with no interference. For the same reason, it can be extendible for any type of QCA logic circuit design.

The new RAM cell design is utilizing 85 QCA cells having an area of 0.07  $\mu$ m<sup>2</sup> with total delay is 1.25 clock cycles. It has a smaller area, lower QCA cells, lower energy dissipation, and lower latency as compared to the existing designs in the literature. The disclosed RAM cell design can be used for both single and multilayer structures because it's input and output cells are reachable from a single layer as well as a multilayer.

The remaining part of this article is arranged as follows: In Section 2, the basics of QCA fundamentals and its clocking scheme has depicted. The literature review of existing majority gates is detailed in section 3. The structural analysis, energy dissipation analysis, and the simulations of a newly designed majority gate are investigated in section 4. In section 5, firstly showcase a glance of existing RAM cell structures, and then a new RAM cell based on newly designed majority gate is presented along with its energy dissipation analysis. Section 6 presents the conclusion of the paper.

## **2. BASIC QCA FUNDAMENTALS**

QCA is one of the latest upcoming nanotechnologies which replaces the CMOS structures at the nanoscale level. The QCA cell is the fundamental structure which can create all elements of a circuit (wiring and computing). The QCA cell consists of four quantum dots which are located at the extreme edges of a quantum cell. Out of which, two quantum dots contain free electrons in a diagonal direction. These two electrons can exchange their positions by lowering the barrier potential between them to achieve  $P = +1$  or  $P = -1$  polarization state [12] is illustrated in Figure 1. The electrons always confine within a QCA cell and never tunnel between the adjacent QCA cells. When an array of QCA cells placed adjacent to one another to form a wire only a polarization state (columbic charge) will travel along the wire.



*Figure 1. QCA Cells with Two Polarization States [12]*

Such a pattern of QCA cells is used to construct wire or any logic structure. As a result, there is less power dissipation because of the absence of the flow of electrons. The QCA wire is created by cascading the cells as depicted in Figure 2(a). Other QCA structures like the inverter and majority gate of three inputs can also be constructed using these quantum cells [13]. An inverter circuit of Figure 2(b) inverts its state because the output cell is in the diagonal orientation (interaction) with respect to the adjacent QCA cell. The QCA based 3-input majority structure is illustrated in Figure 2(c). Its function is exhibited by the equation given in  $(1)$ :





A QCA cell is polarized by an external supply called clock signal [14] for control of power and data flow is depicted in Figure 3. The potential barrier within a QCA cell determines its logic level i.e. either logic '0' or logic '1'. These logic levels are determined by four clock phases such as a switch, hold, release, and relaxed phase. There exists a phase difference of  $\pi/2$  within each clocking phase. In the switch phase, the barrier potential of a QCA cell starts increasing, hence moving from unpolarized state to polarized state. In Hold phase, the barrier potential will remain constant and the QCA cell is completely polarized. Now it becomes independent of its neighboring cells. In the release phase, the barrier potential of QCA cell starts reducing, hence moving from polarized state to unpolarized state. In the relax phase, the barrier potential becomes zero and the cell gets unpolarized [15].



*Figure 3.QCA Clocking with Four Phases [14]*

### **3. PROPOSED FIVE-INPUT MAJORITY GATE**

### **3.1.Review of Existing 5-Input Majority Gates**

In addition to the 3-input gate, many researchers have implemented the digital circuits using a 5-input majority gate. The purpose of designing digital circuits using such gate is to reduce area, and latency, faster speed of operation than the traditional ones [16]. The functionality of the gate is based upon the Boolean expression in Eq. (2)

 $MG(A, B, C, D, E) = ABC + ABD + ABE + ACD + ACE + ADE + BCD + BCE + BDE + CDE.$  (2)

Important majority gates exist in the literature are described in this section. The majority gate design [17] is utilizing 10 QCA cells and occupying an area of  $0.01 \mu m^2$  having a drawback that its output QCA cell is trapped by the input cells, hence it is not possible to connect its output cell in a single layer. The majority gate design [18] is also utilizing 10 OCA cells having an area of  $0.01 \text{µm}^2$  with a drawback that the input cells are positioned too near to each other which causes interference of QCA cells with each other. The designs in [19-20] tried to overcome the previous drawbacks but at the cost of the enlarged area from  $0.01 \mu m^2$  to  $0.02 \mu m^2$ . The designs in [21-22] consums more area as compared to the proposed design. The majority gate design in [23] has an area of 0.01µm<sup>2</sup>but with a drawback that the input QCA cell 'A' has a double effect due to two neighboring cells due to which, it may produce incorrect output. The majority design in [24] with an area of  $0.01 \mu m^2$  has a drawback that the structure is nonsymmetrical and the input cells are positioned very close to each other which causes interference between the cells. The majority design in [25] is also having an area of  $0.01 \text{µm}^2$  but with rotated input and output cells. This design also has a disadvantage of reduced efficiency and high fabrication cost due to the presence of two types of QCA cells. The majority design in [26] also has an interference problem because the input QCA cells cannot be extended further for implementing other circuits.

### **3.2.Design of Proposed 5-Input Majority Gate (PMG)**

The majority Gate is designed using 17 QCA cells having an occupational area of 0.01  $\mu$ m<sup>2</sup> is shown in Figure 4(a). It is clearly visible from the figure that its output can further be connected with any QCA logic design on the same layer, which means that one can connect as many QCA cells as desired with the output QCA cell without using another layer. Hence design can be utilized for both single as well as multilayer structures. Moreover, its configuration is robust due to the absence of rotated QCA cells, which further reduces its implementation cost. It also has less power dissipation due to lesser occupational area. Figure 4(b) shows the simulated waveform for the PMG.







*Figure 4. The Proposed Majority Gate Design (a) QCA Structure (b) Simulation Output*

The majority gates in [17-18, 22, and 26] have the problem of unreachability of output cell and Input cells in a single layer. So these designs can be used only for multilayer structure. The designs in [19-21], this problem is overcome but it has increased QCA cells and the occupational area causing more power dissipation. However, the majority gates in [23-25] have overcome previous disadvantages with the reduced area but at the cost of more interference and high implementation cost. Therefore, it can be concluded from the above that in spite of all the efforts made, the solutions previously present and known in the prior art do not meet all the essential requirements [26] which have to be taken into consideration while designing a new majority gate. The structural analysis of PMG with the existing designs is compared in Table 1. Various parameters considered for comparison are an area, interference, and a total number of QCA cells. It is illustrated that the PMG structure occupies an area of  $0.01 \mu m^2$  which is 50 % less than the design reported in literature. The designs presented in [27-28] presents majority gate based memory cell, which are discussed in section 4.

| <b>QCA Layout</b><br>Design | <b>Total QCA</b><br>cells | Area<br>$(\mu m^2)$ | Interference   | Single Layer<br>Structure | Multi-Layer<br>Structure |
|-----------------------------|---------------------------|---------------------|----------------|---------------------------|--------------------------|
| $[17]$                      | 10                        | 0.01                | Yes            | N <sub>o</sub>            | Yes                      |
| $[18]$                      | 10                        | 0.01                | Yes            | N <sub>o</sub>            | Yes                      |
| $[19]$                      | 20                        | 0.02                | Yes            | Yes                       | Yes                      |
| [20]                        | 22                        | 0.02                | N <sub>o</sub> | Yes                       | Yes                      |
| $[21]$                      | 42                        | 0.034               | N <sub>o</sub> | Yes                       | Yes                      |
| $[22]$                      | 51                        | 0.038               | N <sub>o</sub> | N <sub>o</sub>            | Yes                      |
| Proposed                    | 17                        | 0.01                | N <sub>o</sub> | Yes                       | Yes                      |

*Table 1. Comparison of the designed gate with the prior structures*

#### **3.3.Energy Dissipation Analysis of Proposed Majority Gate**

Low power dissipation, even below traditional *KT*, is one of the main features of QCA nanotechnology. QCAPro is one of the accurate power estimation tools, which uses a non-adiabatic power dissipation model [29] to measure the switching power loss. The basic concept of this model is taken from the quasi-adiabatic model [30]. According to this model, the expectation energy value of the cell for every clock cycle is described as:

$$
E = \frac{\hbar}{2} \vec{r} \cdot \vec{\lambda},\tag{3}
$$

Where,  $\vec{\lambda}$  = coherence vector,

 $\vec{r}$  = 3D energy vector.

Now, QCA cell power at any instant is:

$$
P_{total} = \frac{dE}{dt} = \frac{d}{dt} \left[ \frac{\hbar}{2} \cdot \vec{r} \cdot \vec{\lambda} \right] = \frac{\hbar}{2} \left[ \frac{d\vec{r}}{dt} \cdot \vec{\lambda} \right] + \frac{\hbar}{2} \left[ \vec{r} \cdot \frac{d\vec{\lambda}}{dt} \right] = P_1 + P_2.
$$
\n(4)

The first term i.e.  $P_1 = \frac{h}{2}$  $rac{\hbar}{2} \left[ \frac{d\vec{r}}{dt} \right]$  $\frac{dI}{dt}$ .  $\vec{\lambda}$  indicates two components, first term is the transfer of power generated from clock to QCA cell and the second is power gain difference due to input and output power.

The second term  $P_2 = \frac{\hbar}{2}$  $\frac{\hbar}{2} \left[ \vec{r} \cdot \frac{d\vec{\lambda}}{dt} \right]$  indicates instantaneous power dissipation.

The energy dissipated by a cell in a single clock is calculated as:

$$
E_{diss} = \int_{-T}^{T} P_2 \, dt = \frac{\hbar}{2} \int_{-T}^{T} \vec{r} \cdot \frac{d\vec{\lambda}}{dt} \, dt. \tag{5}
$$

The value of energy dissipation is maximum for the maximum changing rate of  $\vec{\Gamma}$ . So the upper bound power dissipation is given by:

$$
P_{diss} = \frac{E_{diss}}{T_{cc}} \langle \frac{\hbar}{2T_{cc}} \vec{I}_{+} \times \left[ -\frac{\vec{I}_{+}}{|\vec{I}_{+}|} \tan h \left( \frac{\hbar |\vec{I}_{+}|}{k_{B}T} \right) + \frac{\vec{I}_{-}}{|\vec{I}_{-}|} \tan h \left( \frac{\hbar |\vec{I}_{-}|}{k_{B}T} \right) \right] \rangle. \tag{6}
$$

Here,  $k_B$  represents Boltzmann Constant, T represents temperature. The author of [31] has presented a power dissipation model. Here the leakage power is due to the loss for clock transitions at the leading edge or trailing edge of the pulse and switching power loss is due to the switching state of the cell. The sum of

both the powers represents total power. All the above mentioned powers are estimated using a tool called QCAPro, which estimates average power dissipation of the circuit.

The switching, leakage, and total energy dissipation are calculated for the given tunneling energies i.e.  $0.5E_k$ ,  $1.0E_k$ , and  $1.5E_k$ . Table 2 shows the comparison of the switching, leakage, and total energy dissipation for PMG and existing gates [17-22]. From table 2, it is clear that all three energy dissipations for the PMG are lesser than the gates in [19-22]. It can also be seen that the energy dissipation of [17-18] is less as compared to invented PMG because [17] and [18] are having a less occupational area but they cannot be implemented for single-layer structures, which is a drawback.

| $\sim$<br>5 input    | Average leakage Energy |          |          | $\tilde{}$<br><b>Average Switching Energy</b> |          |          | <b>Average Energy Dissipation</b> |          |          |
|----------------------|------------------------|----------|----------|-----------------------------------------------|----------|----------|-----------------------------------|----------|----------|
| <b>Majority Gate</b> | Dissipation (meV)      |          |          | Dissipation (meV)                             |          |          | of the circuit (meV)              |          |          |
| design               | $0.5E_k$               | $1.0E_k$ | $1.5E_k$ | $0.5E_k$                                      | $1.0E_k$ | $1.5E_k$ | $0.5E_k$                          | $1.0E_k$ | $1.5E_k$ |
| [17]                 | 1.28                   | 4.14     | 7.69     | 11.53                                         | 10.37    | 9.16     | 12.81                             | 14.51    | 16.85    |
| [18]                 | 1.35                   | 4.25     | 7.8      | 10.94                                         | 9.84     | 8.7      | 12.29                             | 14.09    | 16.5     |
| [19]                 | 4.41                   | 13.55    | 24.73    | 31.24                                         | 28.31    | 25.21    | 35.66                             | 41.85    | 49.94    |
| [20]                 | 4.4                    | 11.33    | 24.2     | 35.78                                         | 32.8     | 29.64    | 40.18                             | 44.13    | 53.84    |
| [21]                 | 8.2                    | 26.14    | 49.15    | 117.57                                        | 110.66   | 102.67   | 125.77                            | 136.8    | 151.82   |
| $[22]$               | 6.33                   | 17.34    | 38.22    | 92.44                                         | 86.45    | 76.44    | 98.77                             | 103.79   | 114.66   |
| <b>PMG</b>           | 3.32                   | 10.14    | 18.4     | 28.74                                         | 26.19    | 23.57    | 32.06                             | 36.33    | 41.97    |

*Table 2. Energy dissipation analysis of proposed gate and previous designs* 

The leakage, switching, and total energy dissipated by the designed gate are compared with the majority gate structures in  $[19-22]$  and their results are presented in Figure 5(a), 5(b), and 5(c). The energy dissipation results of the designed gate are not compared with [17] and [18] due to the aforementioned reasons. From the figure 5, it is concluded that the proposed majority gate design dissipates 10.5% less leakage energy, 20.15% less switching energy, and 17.67% less total energy dissipation than the best design conferred in [20] for the single layer as well as multi-layer design.



<sup>(</sup>a)



*Figure 5. (a) Leakage Energy Dissipation (b) Switching Energy Dissipation and (c) Total Energy Dissipation of Proposed Gate and Prior Designs at three tunneling energies 0.5 Ek, 1.0 Ek, and 1.5 E<sup>k</sup>*





*Figure 6. Thermal Layout of PMG at three different tunneling energy (a) 0.5E<sup>k</sup> (b) 1.0E<sup>k</sup> (c) 1.5E<sup>k</sup>*

## **4. RAM CELL STRUCTURE**

Design of a RAM cell is the most prominent paradigm for improving read/write latency, area, and energy dissipation at the nanoscale level. QCA based RAM cell design is classified as a line based [32-33], and loop-based [34]. In a line based designs, QCA based line is utilized to save the previous bit [35-36]. In a loop-based structure, the storing mechanism can be achieved by utilizing a feedback loop containing four clocking zones [37-38].

### **4.1.Review of Existing RAM Cell Designs**

In this section, the details of existing RAM cell structures are reviewed. The primary RAM cell in QCA design presented in [28] utilizes D latch to store a data bit with loop-based architecture, occupying an area of 0.16 µm<sup>2</sup>with 158 QCA cells with a delay of 2 clock cycles is presented in Figure 7. The main flaw of this design is lacking SET/RESET capability, higher occupational area, and high latency. Moreover, it has a coplanar wire crossing structure, which makes it a more complex design for fabrication. The RAM cell presented in [27] utilizes two multiplexers of type 2:1 where one of the multiplexers acts as a D Latch with SET/RESET capability. The latency of this RAM cell is 1.75 clock cycles occupying an area of 0.13  $\mu$ m<sup>2</sup> with 109 QCA cells. The working of this design becomes more complex due to the presence of two multiplexers. The design in [25] has a lesser area of about 0.06  $\mu$ m<sup>2</sup> and delay of 1.25 clock



*Figure 7. The Schematic of a Basic RAM Cell [20]*

cycles but it has a major drawback of reduced robustness, complex fabrication process and high noise variations due to the presence of two types of QCA cells i.e. rotated and un-rotated cells. The author in [20] utilizes a D latch and SET/RESET capability having an occupational area of  $0.08 \mu m^2$ , 88 QCA cells and a total delay of 1.5 clock cycles. The latency of designed RAM cell is 1.25 clock cycles occupying an area of 0.07 µm<sup>2</sup>with 85 QCA cells, which is better than the designs in [20], [27] and [28]. However, the design presented in [25] utilizes the lesser area of about 0.06  $\mu$ m<sup>2</sup> but has a disadvantage of reduced tenacity, high implementation cost, and higher noise variations due to the presence of two different styles of QCA cells i.e. rotated and un-rotated style. Whereas the RAM cell structure presented in this paper is utilizing one type of QCA cell. Hence the proposed design outperforms the design best reported design. The disclosed RAM cell design is using only one type of QCA cell overcoming the drawback of design in [25] also.

### **4.2.Design of Proposed RAM Cell Structure**

The new RAM cell structure is designed using invented five input majority gate as discussed in section 3.2. The RAM cell design is utilizing 85 QCA cells with an occupational area of 0.07  $\mu$ m<sup>2</sup>, the power dissipation of 211.1 meV and a total delay of 1.25 clock cycles. The structure contains three AND gates and one 5 input PMG. It is cost-effective due to its reduced size, which duly qualifies the industrial application criteria for data storage purposes. It is a novel Coplanar RAM cell structure with the reduced area, cell count, power dissipation, and input to output delay. Besides that, the present design has the Set/Reset capability and the problem of unreachability of output cell and input cells in a single layer structure has also been resolved. Hence the QCA structure can be used for both single and multilayer architecture. The structure of the designed RAM cell is shown in Figure 8(a). It has two control pins named as 'Set' and 'Reset'.



(a)



*Figure 8. The Proposed RAM Cell (a) QCA Structure (b) Simulation Result*

Its functionality is explained using Table 3. Here for reading and write mode of operation, 'Set' pin is kept at logic "0" and 'Reset' pin at logic "1". For 'write' operation, both 'select' pin and 'write/read' pin will be at logic "1", as a result, input bit is transmitted at the output. For "read" operation, 'select' pin will be at logic "1" and 'write/read' pin at logic "0" respectively. To operate the RAM cell in Set mode of operation, the 'Set' pin should be kept at logic "1" whereas for reset mode 'Reset' pin should be kept at logic "0". The RAM cell is designed and simulated using QCADesigner tool. Its simulated results are shown in Figure 8(b) matches according to the values given in table 3.

| Mode of<br>Operation | Set<br>Pin | Reset<br>Pin | Select<br>Pin | Write/Read<br>Pin | Input<br>Pin | Previous<br>value | Out<br>Pin |
|----------------------|------------|--------------|---------------|-------------------|--------------|-------------------|------------|
| Write Mode           |            |              |               |                   |              | X                 |            |
|                      |            |              |               |                   |              | X                 |            |
| Read Mode            |            |              |               |                   | X            |                   |            |
|                      |            |              |               |                   | X            |                   |            |
| Set Mode             |            |              | X             | X                 | X            | X                 |            |
| Reset Mode           |            |              | X             | X                 | X            | X                 |            |

*Table 3. Working of Proposed RAM Cell*

*Table 4. Comparison of Proposed RAM Cell with Existing Designs*

| RAM Cell        | Set/Reset ability Coplanar Cell Count $Area(\mu m^2)$ Gate Count |     |     |      | Latency<br>(clocking cycles) |  |
|-----------------|------------------------------------------------------------------|-----|-----|------|------------------------------|--|
| [20]            | Yes                                                              | Yes | 88  | 0.08 |                              |  |
| $[27]$          | Yes                                                              | Yes | 109 | 0.13 | 1.75                         |  |
| [28]            | No                                                               | No. | 158 | 0.16 |                              |  |
| <b>Proposed</b> | Yes                                                              | Yes | 85  | 0.07 | 1.25                         |  |

The structural analysis of designed RAM cell with the existing ones is compared in Table 4. However, the RAM cell structure in [25] is not compared in Table 4 because of its reduced robustness and high fabrication cost. Various parameters considered for comparison are occupation area, gate count, total delay, and total QCA cells. It is illustrated that the presented structure occupies an area of  $0.07 \mu m^2$ , which is 12.5 % less, and latency of  $0.07 \mu m^2$ , which is 16.6% less than the best design reported in literature.

## **4.3.Energy Dissipation Analysis of Proposed RAM Cell**

Energy dissipation in QCA is one of the main features in recent years, as it results in very low energy computation [39]. The presented RAM cell structure outperforms the previous designs with 85 QCA cells, the occupational area of  $0.07 \mu m^2$ , gate count of 5, and a total delay of 1.25 clock cycle. Its energy dissipation analysis results are shown in Table 5. The presented RAM cell dissipates 126.7 meV energy at  $0.5E_k$  tunneling energy, 164.2 meV energy at 1.0  $E_k$  tunneling energy, and 211.1 meV energy at 1.5 $E_k$ tunneling energy. It achieves 18.2 % less total energy dissipation, 12.5 % lower area, and 16.6 % lower input to output delay than the best-reported designs.

| Tubu 9. Eher x y alssipation analysis of 1 roposed future cell structure with Existing Designs |                               |          |          |                                 |          |                   |                                   |          |          |
|------------------------------------------------------------------------------------------------|-------------------------------|----------|----------|---------------------------------|----------|-------------------|-----------------------------------|----------|----------|
| <b>RAM</b> cell                                                                                | <b>Average leakage Energy</b> |          |          | <b>Average Switching</b>        |          |                   | <b>Average Energy Dissipation</b> |          |          |
| <b>Structure</b>                                                                               | <b>Dissipation</b> (meV)      |          |          | <b>Energy Dissipation (meV)</b> |          |                   | of the circuit (meV)              |          |          |
| Design                                                                                         | $0.5E_k$                      | $1.0E_k$ | $1.5E_k$ | $0.5E_k$                        | $1.0E_k$ | $1.5\mathrm{E}$ k | $0.5E_k$                          | $1.0E_k$ | $1.5E_k$ |
| [20]                                                                                           | 26.3                          | 79.0     | 140.48   | 128.78                          | 112.44   | 96.80             | 155.01                            | 191.27   | 237.28   |
| $[27]$                                                                                         | 30.39                         | 95.78    | 174.25   | 164.69                          | 143.33   | 122.26            | 195.08                            | 239.11   | 296.51   |
| <b>Proposed</b>                                                                                | 26.1                          | 78.7     | 139.8    | 99.2                            | 84.5     | 71.2              | 126.7                             | 164.2    | 211.1    |

*Table 5. Energy dissipation analysis of Proposed RAM Cell Structure with Existing Designs*

Figure 9 shows the graph that compares the Average leakage, Switching, and total energy dissipation of newly designed RAM cell with design in [20] and [27]. From the graph shown in Figure 9(a), (b) and (c), it is clear that the average energy dissipation of new RAM cell at  $0.5E_k$  is 126.7 meV, which is 18.26 % less, at  $1.0E_k$  is 164.2 meV, which is 14.15 % less, at  $1.5E_k$  is 211.1 meV, which is 11.03 % less than the best-reported design [20]. The thermal layout of the RAM cell is presented in Figure 10 (a), (b) and (c).

The dark-colored cells represent that they dissipate more energy as compared to the light-colored QCA cells at  $0.5E_k$ ,  $1.0E_k$ , and  $1.5E_k$  of tunneling energy.



(a)



(b)



(c)

*Figure 9. The (a) Leakage Energy Dissipation (b) Switching Energy Dissipation and (c) Total Energy Dissipation of Proposed RAM Cell design and Existing Majority Designs* 





 $(b)$  (c) *Figure 10. Energy dissipation Thermal Maps of Proposed RAM cell structure at three different tunneling energies of (a) 0.5Ek, (b) 1.0Ek, (c) 1.5E<sup>k</sup>*

#### **4.4.Cost Function of Proposed RAM Cell Structure**

The Cost Function values of RAM cell structures have been proposed in Figure 11. The cost function [40] for existing and proposed RAM cell structures have calculated using the below-mentioned formula:

$$
Cost_{QCA} = \left(M^k + I + C^l\right) X T^p, 1 \le k, l, p \tag{7}
$$

Here, *M, I*, and *C* represent the count of majority gates, inverters, and cross-overs. The term *T* presents delay and k, l, and p represents exponential weights respectively. From the results in Fig 11, the RAM cell presented in [28] has the highest cost function value, which means the design is complex with poor performance. The proposed design has the lowest cost function in comparison to the designs presented in the literature. Which means that the new RAM cell has excellent performance capability in terms of gate count, cell count, number of wire crossings, and input to output delay.



*Figure 11. Cost Function Comparison of Proposed RAM cell with Existing Designs*

#### **5. CONCLUSION**

The present invention discloses high-performance RAM cell design using invented majority gate. The PMG gate is designed with an optimized number of QCA cells, which is helpful in reducing the overall size of the design and thereby reducing the power dissipation. The disclosed design of PMG gate has the advantage of reachability of output cell and Input cells in a single layer. So these designs can be used for multilayer structure as well as for single-layered structure. The technical advancement of the paper lies in designing a high-performance RAM cell circuit by using the invented PMG gate with less QCA cells and optimization in the area, delay, and power dissipation characteristics. The disclosed RAM cell structure achieves 18.26 % lower total energy dissipation, 12.5 % lower area, and 16.6 % lower input to output delay than the bestreported designs. Besides that, it has the Set/Reset capability and has the advancement that problem of unreachability of output cell and input cells in a single layer structure has been solved. The RAM cell design is robust due to lesser noise variations with decreased fabrication cost. Re-configurability with Quantum Dot Cellular Automata will add a new dimension to designing of RAM cell circuits as the area and power will be reduced considerably. Hence it could pave for smaller and power-efficient circuit designs in the future.

#### **CONFLICTS OF INTEREST**

No conflict of interest was declared by the authors.

#### **REFERENCES**

- [1] Compano, R., Molenkamp, L., & Paul, D. J., "Roadmap for Nano Electronics", European Commission IST Programme, Future and Emerging Technologies, (2000).
- [2] Bourianoff, G., "The future of nano computing", Computer, 36(8): 44-53, (2003).
- [3] Lent, C. S., & Tougaw, P. D., "A device architecture for computing with quantum dots", Proceedings of the IEEE, 85(4): 541-57, (1997).
- [4] Tougaw, P. D., & Lent, C. S., "Logical devices implemented using quantum cellular automata", Journal of Applied Physics, 75(3): 1818-25, (1994).
- [5] Huang, J., Momenzadeh, M., & Lombardi, F., "Design of sequential circuits by quantum-dot cellular automata", Microelectronics Journal, 38(4-5): 525-37, (2007).
- [6] Bahar, A. N., Rahman, M. M., Nahid, N. M., & Hassan, M. K., "Energy dissipation dataset for reversible logic gates in quantum dot-cellular automata", Data in Brief, 10: 557-60, (2017).
- [7] Abdullah-Al-Shafi, M., & Bahar, A. N., "Ultra-efficient design of robust RS flip-flop in nanoscale with energy dissipation study", Cogent Engineering,  $4(1)$ : 1391060, (2017).
- [8] Sen, B., Goswami, M., Some, S., & Sikdar, B. K., "Design of sequential circuits in multilayer qca structure", In 2013 International Symposium on Electronic System Design IEEE, 21-25, (2013).
- [9] Abdullah-Al-Shafi, M., Bahar, A. N., Habib, M. A., Bhuiyan, M. M. R., Ahmad, F., Ahmad, P. Z., & Ahmed, K., "Designing single layer counter in quantum-dot cellular automata with energy dissipation analysis", Ain Shams Engineering Journal, (2017).
- [10] Walus, K., Dysart, T. J., Jullien, G. A., & Budiman, R. A., "QCADesigner: A rapid design and simulation tool for quantum-dot cellular automata", IEEE transactions on nanotechnology, 3(1): 26-31, (2004).
- [11] [https://www.mina.ubc.ca/qcadesigner,](https://www.mina.ubc.ca/qcadesigner) Visited on January (2017).
- [12] Kim, K., Wu, K., & Karri, R., "Quantum-dot cellular automata design guideline", IEICE Transactions on Fundamentals of Electronics, Communications, and Computer Sciences, 89(6): 1607-14, (2006).
- [13] Navi, K., Roohi, A., & Sayedsalehi, S., "Designing reconfigurable quantum-dot cellular automata logic circuits", Journal of Computational and Theoretical Nano Science, 10(5): 1137-46, (2013).
- [14] Campos, C. A. T., Marciano, A. L., Neto, O. P. V., & Torres, F. S., "USE: A universal, scalable, and efficient clocking scheme for QCA", IEEE Transactions on computer-aided design of integrated circuits and systems, 35(3): 513-17, (2015).
- [15] Vankamamidi, V., Ottavi, M., & Lombardi, F., "Two-dimensional schemes for clocking/timing of QCA circuits", IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 27(1): 34-44, (2007).
- [16] Han, J., Boykin, E. R., Chen, H., Liang, J., & Fortes, J. A., "On the reliability of computational structures using majority logic", IEEE Transactions on Nanotechnology, 10(5): 1099-1112, (2011).
- [17] Navi, K., Sayedsalehi, S., Farazkish, R., & Azghadi, M. R., "Five-input majority gate, a new device for quantum-dot cellular automata", Journal of Computational and Theoretical Nanoscience, 7(8): 1546-53, (2010).
- [18] Navi, K., Farazkish, R., Sayedsalehi, S., & Azghadi, M. R., "A new quantum-dot cellular automata full-adder", Microelectronics Journal, 41(12): 820-26, (2010).
- [19] Hashemi, S., & Navi, K., "A novel robust QCA full-adder", Procedia Materials Science, 11: 376- 80, (2015).
- [20] Angizi, S., Sarmadi, S., Sayedsalehi, S., & Navi, K., "Design and evaluation of new majority gatebased RAM cell in quantum-dot cellular automata", Microelectronics Journal, 46(1): 43-51, (2015).
- [21] Farazkish, R., & Navi, K., "New efficient five-input majority gate for quantum-dot cellular automata", Journal of Nanoparticle Research, 14(11): 1252, (2012).
- [22] Farazkish, R., "A new quantum-dot cellular automata fault-tolerant five-input majority gate", Journal of nanoparticle research, 16(2): 2259, (2014).
- [23] Roohi, A., Khademolhosseini, H., Sayedsalehi, S., & Navi, K., "A symmetric quantum-dot cellular automata design for 5-input majority gate", Journal of Computational Electronics, 13(3): 701-08, (2014).
- [24] Sheikhfaal, S., Angizi, S., Sarmadi, S., Moaiyeri, M. H., & Sayedsalehi, S., "Designing efficient QCA logical circuits with power dissipation analysis". Microelectronics Journal, 46(6): 462-71, (2015).
- [25] Khosroshahy, M. B., Moaiyeri, M. H., Navi, K., & Bagherzadeh, N., "An energy and cost efficient majority-based RAM cell in quantum-dot cellular automata", Results in Physics, 7: 3543-51, (2017).
- [26] Bahar, A. N., & Waheed, S., "Design and implementation of an efficient single layer five input majority voter gate in quantum-dot cellular automata", Springer Plus, 5(1): 636, (2016).
- [27] Hashemi, S., & Navi, K., "New robust QCA D flip flop and memory structures", Microelectronics Journal, 43(12): 929-40, (2012).
- [28] Walus, K., Vetteth, A., Jullien, G. A., & Dimitrov, V. S., "RAM design using quantum-dot cellular automata", In Nano Technology Conference (2): 160-63, (2003).
- [29] Srivastava, S., Sarkar, S., & Bhanja, S., "Estimation of upper bound of power dissipation in QCA circuits", IEEE transactions on nanotechnology, 8(1): 116-27, (2008).
- [30] Timler, J., & Lent, C. S., "Power gain and dissipation in quantum-dot cellular automata. Journal of applied physics", 91(2): 823-31, (2002).
- [31] Srivastava, S., Asthana, A., Bhanja, S., & Sarkar, S., "QCAPro-an error-power estimation tool for QCA circuit design", In 2011 IEEE international symposium of circuits and systems (ISCAS), IEEE, 2377-80, (2011).
- [32] Taskin, B., & Hong, B., "Improving line-based QCA memory cell design through dual phase clocking", IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 16(12): 1648-56, (2008).
- [33] Taskin, B., Chiu, A., Salkind, J., & Venutolo, D., "A shift-register-based QCA memory architecture", ACM Journal on Emerging Technologies in Computing Systems (JETC), 5(1): 4, (2009).
- [34] Dehkordi, M. A., Shamsabadi, A. S., Ghahfarokhi, B. S., & Vafaei, A., "Novel RAM cell designs based on inherent capabilities of quantum-dot cellular automata", Microelectronics Journal, 42(5): 701-08, (2011).
- [35] Kianpour, M., & Sabbaghi-Nadooshan, R., "A novel design and simulation of 16 bits RAM implementation in quantum-dot cellular automata (QCA)", In 2012 16th IEEE Mediterranean Electro technical Conference, IEEE, 637-40, (2012).
- [36] Vankamamidi, V., Ottavi, M., & Lombardi, F., "A line-based parallel memory for QCA Implementation", IEEE Transactions on Nanotechnology, 4(6): 690-98, (2005).
- [37] Vankamamidi, V., Ottavi, M., & Lombardi, F., "A serial memory by quantum-dot cellular automata (QCA)", IEEE Transactions on Computers, 57(5): 606-18, (2008).
- [38] Berzon, D., & Fountain, T. J., "A memory design in QCAs using the SQUARES formalism", In Proceedings Ninth Great Lakes Symposium on VLSI, IEEE, 166-69, (1999).
- [39] Abdullah-Al-Shafi, M., Bahar, A. N., Ahmad, P. Z., Ahmad, F., Bhuiyan, M. M. R., & Ahmed, K., "Power analysis dataset for QCA based multiplexer circuits". Data in Brief, 11: 593-96, (2017).
- [40] Singh, G., "Design and performance analysis of a new efficient coplanar quantum-dot cellular automata adder", Indian Journal of Pure & Applied Physics (IJPAP), 55(2): 97-103, (2017).