

Cumhuriyet University Faculty of Science Science Journal (CSJ), Vol. 38, No. 1 (2017) ISSN: 1300-1949

http://dx.doi.org/10.17776/csj.72358

# Design and Implementation of 1-bit Comparator in Quantum-dot Cellular Automata (QCA)

#### Ali Newaz BAHAR<sup>1\*</sup>, Krishna ROY<sup>1</sup>, Md. ASADUZZAMAN<sup>1</sup>,

#### Mohammad Maksudur Rahman BHUİYAN<sup>2</sup>

<sup>1</sup>Department of Information & Communication Technology, Mawlana Bhashani Science and Technology University, Tangail, Bangladesh.

<sup>2</sup>University Grants Commission of Bangladesh, Dhaka, Bangladesh.

Received: 12.12.2016; Accepted: 01.09.2017

**Abstract.** For immense demand of speedy high-end gadgets, chips are becoming denser, but Moore's law is falling flat lately. Complementary Metal-Oxide-Semiconductor (CMOS) technology is on its brink. Quantum-dot cellular automata (QCA) has become a potential alternative technology to provide faster speed with low power dissipation at nano-scale extent. Here, we proposed an efficient QCA design of 1-bit comparator. The proposed comparator required 59% less area and dissipated 82% less energy. QCA Designer has been used to design and simulate the proposed comparator. Finally, QCAPro tool has been employed for estimating energy dissipation.

Keywords: Comparator, Energy dissipation, QCA Designer, QCAPro

## Kuantum Noktalı Hücresel Otomasyonlarda 1 Bitlik Karşılaştırıcı Tasarımı ve Uygulanması

Özet. Hızlı üst düzey cihazların büyük talepleri için çipler yoğunlaşmakta ancak Moore yasası son zamanlarda düşmektedir. Tamamlayıcı Metal-Oksit-Yarı iletken (CMOS) teknolojisi eşiğe ulaşmıştır. Kuantum noktalı hücresel otomasyon (QCA), nano ölçekte düşük güç dağılımıyla daha hızlı bir hız sağlamak için potansiyel bir alternatif teknoloji haline gelmiştir. Bu çalışmada, 1 bitlik karşılaştırıcının verimli bir QCA tasarımı önerdik. Önerilen karşılaştırıcı,% 59 daha az alan gerektirir ve % 82 daha az enerji tüketir. QCA Tasarımcısı, önerilen karşılaştırıcıyı tasarlamak ve simule etmek için kullanılmıştır. Son olarak, enerji yayılımını tahmin etmek için QCAPro aracı kullanılmıştır.

Anahtar Kelimeler: Karşılaştırıcı, Enerji Dağılımı, QCA Tasarımcısı, QCAPro

#### 1. INTRODUCTION

Reducing power dissipation and area density of circuits are the most concerning issue at present computing paradigm. The traditional CMOS technology faced many limitations such as high level scaling, high power consumption, heat generation and high lithography cost [1]. To overcome such limitations, a number of extensive researches have been taken place to find the alternatives [1-4]. One of the possible alternatives Quantum-dot cellular automata (QCA), was proposed by lent et al [2]. This technology ensures low energy dissipation with higher speed as well as parallel computing capability at nano-scale level [3-5]. A number of studies reported that QCA is suitable for designing different types of logical [6-14] as well as computational [15-19] devices.

<sup>\*</sup> Corresponding author. Email address: bahar@ieee.org

http://dergi.cumhuriyet.edu.tr/cumuscij/index ©2016 Faculty of Science, Cumhuriyet University

#### BAHAR, ROY, ASADUZZAMAN, BHUİYAN

Its basic building block is a cell composed of four dots, operates by changing the position of two electrons. There's two possible arrangement of a cell as two electrons positioned diagonally for columbic repulsion force. Basic logic gates can be designed by arranging these cells in different ways. And one of the most basic building blocks in QCA is majority voter gate (MV) [2-6].

A reversible 1-bit QCA comparator was proposed in [20]. This Feynman gate based comparator required 319 cells and dissipated 762.8 (meV) energy at  $\gamma = 1.0 E_k$ . Another QCA comparator design has been proposed in [21]. This irreversible comparator required 117 cells to design and occupied  $0.182\mu m^2$  area. More efficient and coplanar comparator has been presented in [22]. In this paper, an exclusive-OR gate based optimized 1-bit comparator has been introduced. The QCA implementation of the proposed design used only 42 cells. This layout entails the lowest number of cells and less area as compared to the previous works [20-22].

#### 2. PROPOSED DESIGN

Comparator is a combinational digital circuit that determines whether the two numbers are equal, greater or less than each other. If the inputs are A and B, and outputs are Output  $_{(A < B)}$ , Output  $_{(A=B)}$  and Output  $_{(A > B)}$  then the logical expressions of 1-bit comparator are given as:

 $Output_{(A < B)} = \overline{A}.B$  $Output_{(A = B)} = \overline{A \oplus B}$  $Output_{(A > B)} = A.\overline{B}$ 

The majority gate based representation of the above equations is given by

$$Output_{(A < B)} = MV(\overline{A}, B, -1)$$
$$Output_{(A = B)} = \overline{XMV(A \oplus B)}$$
$$Output_{(A > B)} = MV(A, \overline{B}, -1)$$

Here, MV represents the three input majority gate, -1 represents logical "AND" operation and XMV is the three input exclusive-OR gate.

The proposed comparator is designed using three inverter gates, two majority gates and one exclusive-OR gate. The schematic block diagram and circuit layout of the proposed comparator in QCA are shown in Fig. 1 (a) and Fig. 1 (b) respectively.



Fig. 1. (a) Schematic block diagram (b) circuit layout of proposed comparator in QCA

## 3. RESULT and ANALYSIS

The proposed 1-bit comparator is simulated and demonstrated by QCADesigner [24], a common QCA layout designing and simulation tools. The following default evaluation factors are considered for a Bistable Approximation [24] shown in Fig. 2.

| Bistable Options               |              |  |  |  |  |
|--------------------------------|--------------|--|--|--|--|
| Number Of Samples:             | 12800        |  |  |  |  |
| Convergence Tolerance:         | 0.001000     |  |  |  |  |
| Radius of Effect [nm]:         | 65.000000    |  |  |  |  |
| Relative Permittivity:         | 12.900000    |  |  |  |  |
| Clock High:                    | 9.800000e-22 |  |  |  |  |
| Clock Low:                     | 3.800000e-23 |  |  |  |  |
| Clock Shift:                   | 0.000000e+00 |  |  |  |  |
| Clock Amplitude Factor:        | 2.000000     |  |  |  |  |
| Layer Separation:              | 11.500000    |  |  |  |  |
| Maximum Iterations Per Sample: | 100          |  |  |  |  |
| Randomize Simulation Order     |              |  |  |  |  |
| 🗖 Animate                      |              |  |  |  |  |
| X Cancel                       |              |  |  |  |  |

**Table 1.** Truth Table of 1-bit comparator.

| Input |   | Output                                                                   |              |              |
|-------|---|--------------------------------------------------------------------------|--------------|--------------|
| А     | В | Output (A <b)< td=""><td>Output (A=B)</td><td>Output (A&gt;B)</td></b)<> | Output (A=B) | Output (A>B) |
| 0     | 0 | 0                                                                        | 1            | 0            |
| 0     | 1 | 1                                                                        | 0            | 0            |
| 1     | 0 | 0                                                                        | 0            | 1            |
| 1     | 1 | 0                                                                        | 1            | 0            |

Fig. 2. Default parameters of Bistable approximation.

The input-output waveforms for the proposed 1-bit comparator are shown in Fig. 3. The simulation outcome is justified with theoretical values described in Table1. For the input A=0 and B=0, the output will be *Output*  $_{(A < B)} = 0$ , *Output*  $_{(A=B)} = 1$  and *Output*  $_{(A > B)} = 0$  as reflected in Fig. 3. Similarly, for input A=0 and B=1, the output will be *Output*  $_{(A < B)} = 1$ , *Output*  $_{(A > B)} = 0$  and *Output*  $_{(A = B)} = 0$ .

## BAHAR, ROY, ASADUZZAMAN, BHUİYAN



Fig 3. Simulated input-output waveform of proposed 1-bit comparator

As exposed in Table 2, the proposed comparator yields considerable improvements in terms number of cell count, occupied area and time delay. The proposed comparator has around 50% improvement in the cell count, around 59% improvement in covered area, and 60% improvement in time delay compared with the best previous design presented in [23].

| Comparator design   | Majority +<br>Inverter gate | Cell count | Approximated area (µm <sup>2</sup> ) | Time delay (Clock cycle) |
|---------------------|-----------------------------|------------|--------------------------------------|--------------------------|
| Comparator [20]     | 32                          | 319        | 0.343                                | 4                        |
| Comparator [21]     | 15                          | 117        | 0.182                                | 1                        |
| Comparator [22]     | 8                           | 100        | 0.127                                | 1.25                     |
| Comparator [23]     | 10                          | 95         | 0.103                                | 1.25                     |
| Proposed Comparator | 8                           | 47         | 0.042                                | 0.50                     |

Table 2. Comparison of 1 bit comparators.

During operation, every QCA cell dissipates same amount of energy in one clock cycle. The energy dissipation by the complete QCA design is anticipated by the upper bound power dissipation model [25]. The energy dissipation of the proposed QCA circuits is estimated using QCAPro [26] tools at temperature T = 2.0 K in different tunneling energy [27] level shown in Fig. 4. In Table 3, a comparative energy dissipation study of proposed 1-bit comparator and earlier design [20] is given.

**Table 3.** Energy dissipation comparison of proposed 1-bit comparator with earlier design at different tunneling energy level at T=2K

| Circuit             | Energy dissipation (meV) |                   |                      |                    |
|---------------------|--------------------------|-------------------|----------------------|--------------------|
| Circuit             | $\gamma=0.25 E_k$        | $\gamma=0.50 E_k$ | $\gamma = 0.750 E_k$ | $\gamma = 1.0 E_k$ |
| Comparator [17]     | 629.9                    | 660.5             | 707.9                | 762.8              |
| Proposed comparator | 113.45                   | 117.81            | 126.87               | 151.56             |



Fig. 4. Energy dissipation graph of proposed 1-bit comparator at different tunneling energy level at T=2K

## 4. CONCLUSION

An optimized design of 1-bit comparator is presented here. The proposed layout is simulated and verified using the QCADesigner tool and the simulation outcome illustrate that the logical function of proposed comparator is correct. This optimized design achieved a significant improvement in terms of energy dissipation, time delay, area and cell count. However, the proposed comparator dissipates 80% less energy at  $1.0E_k$  tunneling energy level at T=2K. Moreover, in comparison with the best earlier reported comparator design, our proposed comparator has 50% and 59% enhancement in the cell count and occupied area, respectively. Finally, this design can be employed in several calculative applications, which may be performing as a vital unit of a general purpose nano processor.

## REFERENCES

- [1] A. Sarker, A.N. Bahar, P.K. Biswas, M. Morshed, A novel presentation of peres gate (PG) in quantum-dot cellular automata (QCA), European Scientific Journal. 10 (2014) 101–106.
- [2] C.S. Lent, P.D. Tougaw, W. Porod, G.H. Bernstein, Quantum cellular automata, Nanotechnology. 4 (1993) 49. doi:10.1088/0957-4484/4/1/004.
- [3] P.D. Tougaw, C.S. Lent, Logical devices implemented using quantum cellular automata, Journal of Applied Physics. 75 (1994) 1818–1825. doi:10.1063/1.356375.
- [4] C.S. Lent, P.D. Tougaw, A device architecture for computing with quantum dots, Proceedings of the IEEE. 85 (1997) 541–557. doi:10.1109/5.573740.
- [5] A. N. Bahar, M. A. Habib, N. K. Biswas, A Novel Presentation of Toffoli Gate in Quantum-dot Cellular Automata (QCA), International Journal of Computer Applications. 82 (2013) 1–4. doi:10.5120/14149-2243.
- [6] A.N. Bahar, S. Waheed, M.A. Habib, A novel presentation of reversible logic gate in Quantumdot Cellular Automata (QCA), in: 2014 International Conference on Electrical Engineering and Information Communication Technology (ICEEICT), 2014: pp. 1–6. doi:10.1109/ICEEICT.2014.6919121.

- S.S. Islam, S. Farzana, A.N. Bahar, Area efficient layout design of Multiply Complements Logic (MCL) gate using QCA Technology, Global Journal of Research in Engineering. 14 (2014).
- [8] A.N. Bahar, S. Waheed, M.A. Uddin, M.A. Habib, Double Feynman Gate (F2G) in Quantumdot Cellular Automata (QCA), International Journal of Computer Science Engineering. 2 (n.d.) 351–355.
- [9] Rahman, M.A. Habib, A.N. Bahar, Z. Rahman, Anisur, Novel Design of BCD to Excess-3 Code Converter in Quantum Dots Cellular Automata(QCA), Global Journal of Research In Engineering. 14 (2014).
- [10] A.N. Bahar, S. Waheed, M.A. Habib, An Efficient Layout Design of Fredkin Gate in Quantumdot Cellular Automata (QCA), Düzce Üniversitesi Bilim ve Teknoloji Dergisi. 3 (2015) 219– 225.
- [11] M. Abdullah-Al-Shafi, M.S. Islam, A.N. Bahar, A Review on Reversible Logic Gates and its QCA Implementation, International Journal of Computer Applications. 128 (2015) 27–34. doi:10.5120/ijca2015906434.
- [12] A.N. Bahar, S. Waheed, N. Hossain, A new approach of presenting reversible logic gate in nanoscale, SpringerPlus. 4 (2015). doi:10.1186/s40064-015-0928-4.
- [13] A.A. Shafi, A.N. Bahar, M.S. Islam, A Quantitative Approach of Reversible Logic Gates in QCA, Journal of Communications Technology, Electronics and Computer Science. 3 (2015) 22– 26.
- [14] M.S. Islam, M. Abdullah-Al-Shafi, A.N. Bahar, A New Approach of Presenting Universal Reversible Gate in Nanoscale, International Journal of Computer Applications. 134 (2016) 1–4.
- [15] X. Yang, L. Cai, X. Zhao, N. Zhang, Design and simulation of sequential circuits in quantumdot cellular automata: Falling edge-triggered flip-flop and counter study, Microelectronics Journal. 41 (2010) 56–63. doi:10.1016/j.mejo.2009.12.008.
- [16] M.S. Islam, M.A.-A. Shafi, A.N. Bahar, Implementation of Binary to Gray Code Converters in Quantum Dot Cellular Automata, Journal of Today's Ideas – Tomorrow's Technologies. 3 (2015) 145–160. doi:10.15415/jotitt.2015.32010.
- [17] H. Cho, E.E. Swartzlander, Adder Designs and Analyses for Quantum-Dot Cellular Automata, IEEE Transactions on Nanotechnology. 6 (2007) 374–383. doi:10.1109/TNANO.2007.894839.
- [18] A.N. Bahar, S. Waheed, Design and implementation of an efficient single layer five input majority voter gate in quantum-dot cellular automata, SpringerPlus. 5 (2016). doi:10.1186/s40064-016-2220-7.
- [19] A. Al-Shafi, A.N. Bahar, Novel Binary to Gray Code Converters in QCA with Power Dissipation Analysis, International Journal of Multimedia and Ubiquitous Engineering. 11 (2016) 379–396. doi:10.14257/ijmue.2016.11.8.38.
- [20] J.C. Das, D. De, Reversible Comparator Design Using Quantum Dot-Cellular Automata, IETE Journal of Research. (2015) DOI:10.1080/03772063.2015.1088407
- [21] M. Abdullah-Al-Shafi, A.N. Bahar, Optimized design and performance analysis of novel comparator and full adder in nanoscale, Cogent Engineering. 3 (2016). doi:10.1080/23311916.2016.1237864.
- [22] Y.-S. Xia, K.-M. Qiu, Comparator Design Based on Quantum-Dot Cellular Automata, Journal of Electronics & Information Technology. 31 (2009) 1517–1520.
- [23] Y.-S. Xia, K.-M. Qiu, Comparator Design Based on Quantum-Dot Cellular Automata, Journal of Electronics & Information Technology. 31 (2009) 1517–1520.
- [24] K. Walus, T.J. Dysart, G.A. Jullien, R.A. Budiman, QCADesigner: a rapid design and Simulation tool for quantum-dot cellular automata, IEEE Transactions on Nanotechnology. 3 (2004) 26–31. doi:10.1109/TNANO.2003.820815.

- [25] S. Srivastava, S. Sarkar, S. Bhanja, Estimation of Upper Bound of Power Dissipation in QCA Circuits, IEEE Transactions on Nanotechnology. 8 (2009) 116–127. doi:10.1109/TNANO.2008.2005408.
- [26] S. Srivastava, A. Asthana, S. Bhanja, S. Sarkar, QCAPro An error-power estimation tool for QCA circuit design, in: 2011 IEEE International Symposium of Circuits and Systems (ISCAS), 2011: pp. 2377–2380. doi:10.1109/ISCAS.2011.5938081.
- [27] A.N. Bahar, M.M. Rahman, N.M. Nahid, M.K. Hassan, Energy dissipation dataset for reversible logic gates in quantum dot-cellular automata, Data in Brief. 10 (2017) 557–560. doi:10.1016/j.dib.2016.12.050.