Araștırma Makalesi / *Research Article* Fizik / Physics

DOI: 10.21597/jist.521351

# Effects of (0.01Ni-PVA) interlayer, interface traps $(D_{ii})$ , and series resistance $(R_s)$ on the conduction mechanisms (*CMs*) in the Au/n-Si (*MS*) structures at room temperature

Seçkin Altındal YERİŞKİN<sup>1</sup>\*

**ABSTRACT:** In order to determine effects of interlayer,  $D_{il}$ , and  $R_s$  on the CMs, both Au/n-Si and Au/(0.01Ni-PVA)/n-Si (*MPS*) structures were fabricated on the n-Si wafer and their electrical parameters were extracted from the current-voltage (*I-V*) and capacitance-voltage (*C-V*) measurements. The ideality factor (*n*), zero-bias barrier height ( $\Phi_{Bo}$ ), rectifying rate (*RR* at ±5V),  $R_s$ , shunt resistances ( $R_{sh}$ ), and density of  $D_{it}$  (at 0.40eV) values were found from the *I-V* data as 1.944, 0.733 eV,  $3.50 \times 10^3$ , 64.8  $\Omega$ , 0.23 M $\Omega$ , 1.62x10<sup>13</sup> eV<sup>-1</sup>cm<sup>-2</sup> for *MS* and 1.533, 0.818 eV,  $1.15 \times 10^7$ , 5.0  $\Omega$ , 57.5 M $\Omega$ ,  $8.82x10^{12}$  eV<sup>-1</sup>cm<sup>-2</sup> for *MPS*. Fermi energy ( $E_F$ ), barrier height ( $\Phi_B(C-V)$ ), depletion-layer width ( $W_D$ ) values were obtained from the *C-V* data as 0.239 eV, 0.812 eV,  $1.14x10^{-4}$  cm for *MS* and 0.233 eV, 0.888 eV,  $9.31x10^{-5}$  cm for *MPS*. These results indicated that the *MPS* structure has lower  $R_s$ ,  $D_{it}$ , leakage current and higher *RR*,  $R_{sh}$ , *BH* compared with *MS* and so this interlayer can be successfully used instead of conventional insulator interlayer. The Ln(I)-Ln(V) plot at forward-bias region has three linear parts corresponding to the low, intermediate, and higher voltages. In these regions; conduction mechanism (*CM*) is governed by ohmic, trap charge-limited current (*TCLC*) and space charge-limited current (*SCLC*), respectively.

**Keywords:** Comparison of the *MS* and *MPS* structures, Polymer interlayer, Conduction mechanisms (*CMs*), Energy dependent interface trap density,

<sup>1</sup> Seçkin Altındal YERİŞKİN (**Orcid ID:** 0000-0002-9772-1212), Department of Chemical Engineering, Faculty of Engineering, Gazi University, Ankara, Turkey

\*Sorumlu Yazar: Seçkin Altındal Yerişkin, e-mail: seckin.ay19@gmail.com

Geliş tarihi / *Received*:02.02.2019 Kabul tarihi / *Accepted*:17.02.2019 Au/n-Si (MS) structures at room temperature

#### **INTROUCTION**

Today, the main scientific and technical problems of metal-semiconductor (MS) structures or Schottky diodes (SDs) with and without an oxide or organic/polymer is relevant to the improving quality/performance of them by reduce unwanted interface traps/states (D<sub>it</sub>), series resistance (R<sub>s</sub>), and leakage current. However a complete description of CMs of them through barrier and understanding the nature of barrier-height (BH) between metal and still remain a challenging semiconductor problem yet. Since interfacial oxide or polymer layer is higher than a few hundred angstroms, MOS/MIS and MPS structures transforms to capacitor. These structures contain a native or deposited interlayer sandwiched a metallic rectifier/gate and metallic ohmic contact and can be stored mores electric charges or energy. In recent years, polymers/organic materials are used widely in industrial applications such as electronic/electrochromic equipment's such as SDs, light-emitting diodes (LEDs), photo diodes (PDs), and field effect transistor (FETs) because of their good flexible, easy processing, and low molecular weight, low cost when compared to the traditional oxide interlayer. (Abthagir and Saraswathi, 2001; Gupta and Singh 2004; Yeriskin et al., 2011; Gokcen et al., 2012; Akhlaghi et al., 2018; Badali, et al., 2018; Çetinkaya et al., 2018).

Among polymer materials, PVA is more interesting due to its high dielectric constant, good charge storage capacity, and solubilized crystalline structure polymer in water and can be acquired industrially by the alkaline hydrolysis of solutions of poly(vinyl acetate) (PVAc) due to hydrogen bonds between hydroxyl groups on the chain and water molecules. Therefore, in this study, (0.01Ni-PVA) solution was grown on the n-Si wafer by electrospinning method which has some advantages compared with the spin coating such as cost effective and easier for us. First, during the electrospinning process, metal can be dispersed homogenously in polymeric material. Additionally, nano-sized particles (nanofibers) are produced instead of micro-sized materials via electrospinning technique. Moreover, semiconductor wafers can be coated more uniform compared with spin coating.

The performance of MS, MIS and MPS structures are depend on the existence of D<sub>it</sub> level, BH and interlayer inhomogeneity at M/S interface, and R<sub>s</sub> of them (Card and Rhoderick, 1971; Sze, 1981; Sharma, 1984). In this respect, it is more important, the investigation effects of D<sub>it</sub>, interlayer, and R<sub>s</sub> on the performance of these structures. An insulator layer formed by the traditional methods at M/S interface cannot passivate the active danglingbonds at surface. Therefore, in the last two decades, high-dielectric materials such as ferroelectric and polymer composites began used instead of insulator layer to increase quality of MS (Demirezen et al., 2012; Durmuş et al., 2013; Reddy, 2014; Reddy et al., 2014; Ersoz et al., 2016; Yeriskin et al., 2017; Ulasan et al., 2018). Such doped metal in the polymer leads to increases of the conductivity due to high physical interactions between organic polymer chains, via H-bonding at hydroxyl dopant materials interface and so the conduction mechanisms become quite different from the classic MS structures (Demirezen et al., 2012; Yeriskin et al., 2017).

The main goal of this study is to determine the effects of (0.01Ni-doped PVA) interlayer, interface traps (D<sub>it</sub>), and series resistance (Rs) on the (CMs) and performance of MS and MPS structures. For this purpose, both the MS and MPS structures were fabricated on the same n-Si wafer and their main physical parameters were obtained from the I-V and 836

| Seçkin Altındal YERİŞKİN                                                                                                          | Journal of the Institute of Science and Technology, 9(2): 835-846, 2019 |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|--|
| Influence of (0.01Ni-PVA) interlayer, interface traps (Dit), and series resistance (Rs) on the conduction mechanisms (CMs) in the |                                                                         |  |  |  |  |
| Au/n-Si (MS) structures at room temperature                                                                                       |                                                                         |  |  |  |  |

C-V data and obtained results compared. Experimental results show that the MPS type structure has lower  $R_s$ ,  $D_{it}$ , leakage current and higher RR,  $R_{sh}$ , BH when compared with MS structure. The double-logarithmic I-V plot shows three linear regimes with different slopes which correspond to the low, intermediate, and higher bias voltages and in these regions current transport governed by ohmic, TCLC, SCLC mechanisms, respectively.

#### MATERIALS AND METHODS

The Au/(0.01 Ni-doped PVA)/n-Si structures were performed on the Phosphordoped Si (n-type) wafer with (100) orientation, 5.08 cm diameter, 1-5  $\Omega$ .cm resistivity and 280 µm thickness. Firstly, wafer was cleaned with RCA cleaning procedure in the ultrasonic bath and after rinsed deionize-water with 18  $\Omega$ .cm it dried with N2 gas. Immediately, the cleaned n-Si was transferred in the vacuum chamber to perform back ohmic contact. Secondly, highpure (99.999%) Au metal with 120 nm thick was evaporated onto the back side of n-Si wafer at  $10^{-6}$  Torr and then was annealed at 500 °C in nitrogen ambient at 5 minutes to get lowresistivity ohmic contact. After that the prepared (0.01 Ni-PVA) solution was grown on the wafer using electrospinning-method. Finally, the circular dots with 7.85x10<sup>-3</sup>cm<sup>2</sup> and 120 nm thickness of high-purity Au rectifier contacts were evaporated on the (0.01 Ni-PVA) interlayer. In this way, the performed processes of Au/(0.01 Ni-d PVA)/u-Si structures were completed. For electrical measurements, the fabricated MS and MPS structures were pasted onto the Cu-holder by a silver dag. Through an IEEE-488 AC/DC converter card, the I-V and C-V measurements were fulfilled by utilizing a source-meter (Keithley 2400) and an impedance analyzer (HP 4192 A LF), respectively.

### **RESULTS AND DISCUSSIONS**

#### A. Current-Voltage (I-V) Characteristics

The ln(I)-V plots of the MS and MPS structures were drawn to determine the influence of (0.01Ni-doped PVA) interlayer, D<sub>it</sub>, and R<sub>s</sub> series resistance on the on the CCMs and presented in Fig. 1. It is clear that the ln(I) vs V plot of the MPS structure has a good rectifier behavior, i.e. while the value of current is almost independent from the voltage in the reverse bias region and it increases as exponentially with increasing voltage in forward bias region when compared with MS structure. However, lnI-V plot of the MS structure is quite deviated from the linearity for high-voltages (V  $\geq$ (0.5V) due to the effect of high  $R_s$  rather than MPS structure. The relation between I and V for these structures on the base of thermionic emission (TE) theory  $(V \ge 3kT/q)$  is given as follow (Sze, 1981; Sharma, 1984)

$$I = AA^*T^2 \exp\left(-\frac{q}{kT}\Phi_{Bo}\right) \left[\exp\left(\frac{q(V-IR_s)}{nkT}\right) - 1\right]$$
(1)

In Eq.1,  $A^*$  is the Richardson constant (112  $A/(cm^2K^2 \text{ for n-type Si})$ , A is the diode area (7.85

 $x10^{\text{-3}}\ \text{cm}^2\text{)},$  and  $I_o$  in the front of brackets is the reverse-bias saturation current.

Influence of (0.01Ni-PVA) interlayer, interface traps (Dit), and series resistance (Rs) on the conduction mechanisms (CMs) in the Au/n-Si (MS) structures at room temperature



Figure 1. The semi-logarithmic I-V plots for the Au/n-Si and Au/(0.01Ni-PVA)/n-Si structures.

Both the  $I_o$  and n values for MS and MPS structures were estimated from the intercept and

slope of the linear part Ln(I)-V plot, respectively, through the relation.

$$n = \frac{q}{kT} \left( \frac{dV}{d(\ln I)} \right)$$
(2a)  
$$\Phi_{Bo} = \frac{kT}{q} L \ln \left( \frac{AA^*T^2}{I_0} \right)$$
(2b)

The I<sub>o</sub>, n,  $\Phi_{Bo}$ , and RR values were found from the linear regions of the ln(I)-V plots as  $3.97 \times 10^{-8}$ A, 1.944, 0.733 eV,  $3.50 \times 10^{3}$  for MS and  $1.46 \times 10^{-9}$  A, 1.533, 0.818 eV,  $1.150 \times 10^{7}$  for MPS structure, respectively. The of R<sub>s</sub> and R<sub>sh</sub> value were also determined from the Ohm's law (Ri=dVi/dIi) which are corresponding to the enough high forward (+5V) and enough low reverse (-5V) bias voltage, respectively. They were found as 64.8  $\Omega$  and 5.0  $\Omega$  for MS, and 0.23 M $\Omega$  and 57.5 M $\Omega$  for MPS structure, respectively. All these experimental electrical parameters which are determining the performance or quality of these structures were given in Table 1.

| Seçkin Altındal YERİŞKİN                                                                                                          | Journal of the Institute of Science and Technology, 9(2): 835-846, 2019 |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|--|
| Influence of (0.01Ni-PVA) interlayer, interface traps (Dit), and series resistance (Rs) on the conduction mechanisms (CMs) in the |                                                                         |  |  |  |  |
| Au/n-Si (MS) structures at room temperature                                                                                       |                                                                         |  |  |  |  |

| Table 1. The obt   | ained some mai | n experimental | I <sub>o</sub> , n, 9 | $\Phi_{\mathrm{Bo}}, \mathbf{R}_{\mathrm{s}},$ | , R <sub>sh</sub> , | RR, | and D <sub>it</sub> | values for | r the MS | and MPS |
|--------------------|----------------|----------------|-----------------------|------------------------------------------------|---------------------|-----|---------------------|------------|----------|---------|
| structures at roon | n temperature. |                |                       |                                                |                     |     |                     |            |          |         |

| Samples | I <sub>o</sub><br>(A) | n     | Φ <sub>Bo</sub><br>(eV) | R <sub>s</sub> at 5V<br>(Ω) | R <sub>sh</sub> at 5V<br>(MΩ) | RR at ±5V<br>(I <sub>F</sub> /I <sub>R</sub> ) | D <sub>it</sub> at 0.4 eV<br>(eV <sup>-1</sup> .cm <sup>-2</sup> ) |
|---------|-----------------------|-------|-------------------------|-----------------------------|-------------------------------|------------------------------------------------|--------------------------------------------------------------------|
| MS      | 3.97x10 <sup>-8</sup> | 1.940 | 0.733                   | 64.8                        | 0.23                          | $3.50 \times 10^3$                             | $1.62 \times 10^{13}$                                              |
| MPS     | 1.46x10 <sup>-9</sup> | 1.533 | 0.818                   | 5.0                         | 57.5                          | $1.15 \times 10^{7}$                           | $8.82 \times 10^{12}$                                              |

It is clear that the value of n for MS and MPS is higher than unity due to the native (SiO<sub>2</sub>) and grown (0.01Ni-PVA) interlayer, interface traps, image-force lowering, generation-recombination, tunneling through the BH or via traps, and the presence of some patches or lower-barriers at M/S interface (Werner et al., 1988; Durmus et al., 2013; Alialy et al., 2015; Tan, 2017). In other words, the existence of the barrier inhomogeneity which contains low-BHs or patches leads to an increase in the value of n. The double-logarithmic I-V plots for the MS and MPS structures were drawn to determine the possible CMs in the whole forward bias regime were given in Fig. 2.

It can be clearly seen in Fig.2, these plots show three different linear parts with different slopes (m) for the MS and MPS structures obey power-law behavior ( $I \sim V^m$ ) (Aydogan et al., 2005). For part I, the values of m were found as 1.32 for MS and 1.80 for MPS type structures which are lower than and so imply the ohmic conduction is dominate for lower voltages. This is a result of the insertion of charge-carriers from the electrode into the p-Si (Forrest, 1997). For part II, the values of m were found as 6.67 for MS and 8.29 for MPS type structures which are much higher than the unity or two and so imply the CM is governed by the TCLC with an exponential interface trap distribution because of an increase in amount of injected-electrons causes filling of traps and increase of the space charges (Ocak et al., 2009). For part III, the values of m were found as 2.76 for MS and 4.41 for MPS type structures which indicate that the device moves towards "trap-filled" limit because of the electrons injection, which are escape from the traps and contribute to the SCLC (Yeargan and Taylor, 1968; Nagaraju, 2017).

Usually, many defects/impurities can be occurred at M/S interface during the elaboration of these MS and MIS or MPS structures. All these defects are called as interface states/traps (Nss or  $D_{it}$ ) and they can alter the quality of these devices. These traps can be also originated dangling bounds depend on the chemical composition of the interface between inter-layer and semiconductor (Card and Rhoderick, 1971; Sze, 1981; Sharma, 1984; Reddy, 2014; Yerişkin et al., 2017). Therefore, a special density distribution of these traps was obtained from the forward bias I-V by considering the V-dependent BH and n both MPS and MPS structures and represented in Fig. 3. According to Card and Rhoderick (1971), n and effective BH ( $\Phi_e$ ) values in the forward bias region are function of voltage due to the existence of interlayer, D<sub>it</sub>, and barrier in-homogeneities.

Influence of (0.01Ni-PVA) interlayer, interface traps (Dit), and series resistance (Rs) on the conduction mechanisms (CMs) in the Au/n-Si (MS) structures at room temperature



Figure 2. The double-logarithmic forward bias I-V plots for the MS and MPS structures.

$$n(V) = \frac{qV}{kT.Ln(I/I_o)} = 1 + \frac{\delta}{\varepsilon_i} \left[ \frac{\varepsilon_s}{W_D} + qN_{ss}(V) \right]$$
(3a)  
$$\Phi_e = \Phi_{Bo} + \alpha (V) = \Phi_{Bo} + \left( 1 - \frac{1}{n(V)} \right) V$$
(3b)

In Eq. 3 (a) and (b); the quantities of  $\alpha$  (=d $\Phi$ e/dV), W<sub>D</sub>,  $\mathcal{E}_s$ , and  $\mathcal{E}_i$  are the voltage coefficient of the BH, the depletion layer thickness, the dielectric of semiconductor and inter-layer, respectively. In addition, the energy of traps (E<sub>ss</sub>) for n type semiconductor are estimated with respect to the E<sub>c</sub> of it is given as Eq.4 (Card and Rhoderick, 1971; Sze, 1981).

$$E_c - E_{ss} = q(\Phi_e - V) \tag{4}$$

Thus, the  $N_{ss}$  vs ( $E_c - E_{ss}$ ) profiles of the MS and MPS structures and represented in Fig.3. It is clearly that the values of interface traps show an exponential growth from mid-gap of Eg towards the bottom of Ec. The values of  $N_{ss}/D_{it}$  at 0.40 eV was found as  $1.62 \times 10^{13}$  eV<sup>-1</sup>cm<sup>-2</sup> for MS and  $8.82 \times 10^{12}$  eV<sup>-1</sup>cm<sup>-2</sup> for MPS, respectively. Influence of (0.01Ni-PVA) interlayer, interface traps (Dit), and series resistance (Rs) on the conduction mechanisms (CMs) in the Au/n-Si (MS) structures at room temperature



Figure 3. The energy-dependent profile of Dit for the MS and MPS) structures.

As can be clearly seen in Fig.3, the magnitude of D<sub>it</sub> for the Au/(0.01Ni-PVA)/n-Si (MPS) structure is considerably lower than the MS structure in the whole band gap of semiconductor because of the saturation dangling-bonds by (0.01Ni-PVA) polymer layer. Similar results have been reported by Gökçen et al., (2012) in the Au/(Co-PVA)/n-Si, Badali et al., (2018) in the Ag/(Ru-PVP)/n-Si, Yerişkin et al., (2017) in the Au/(graphene-PVA)/n-Si, and Reddy et al., (2014) in the Au/PVDF/n-InP (MPS) structures.

#### B. Capacitance-Voltage (C-V) Characteristics

The experimental C-V plot of the MS and MPS structures at 1 MHz were given in Fig. 4. It is clear that the C-V plot show a peak behavior for both the MS and MPS structure. But, the observed two peaks for the MPS structure is the result of a special distribution of  $D_{it}$  in the bend gap of Si. These anomalous peaks in the forward bias C-V

curves was also observed by various researchers and usually it was attributed to the existence of  $D_{it}$ ,  $R_s$ , and minority-carrier injection in the literature (Werner et al., 1988; Lin et al., 2008; Bilkan et al; 2015; Kaya, 2015; Orak and Koçyiğit, 2016; Taşçıoğlu et al., 2017; Yeriskin et al., 2017; Karabulut, 2018).

Here,  $N_c$  is the effective density of states in the conduction band of Si (2.8x10<sup>19</sup> cm<sup>-3</sup> for n-Si). The value of  $W_D$  was also calculated by using N<sub>D</sub> and V<sub>D</sub> (=Vo+kT/q) by using the following relation (Sze, 1981).

$$W_{d} = \left(2\varepsilon_{s}\varepsilon_{o}V_{d}/qN_{D}\right)^{1/2}$$
(7)

As can be seen in Fig.5, the existence of native or deposited inter-layer and interface traps leads to a large intercept of intercept voltage. In this case, the obtained higher value of BH can be

| Seçkin Altındal YERİŞKİN                                                                                                          | Journal of the Institute of Science and Technology, 9(2): 835-846, 2019 |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|--|
| Influence of (0.01Ni-PVA) interlayer, interface traps (Dit), and series resistance (Rs) on the conduction mechanisms (CMs) in the |                                                                         |  |  |  |  |
| Au/n-Si (MS) structures at room temperature                                                                                       |                                                                         |  |  |  |  |

modified by using the  $c_2$  (= $N_D(exp.)/N_D(theor.)$ ) constant which is the ratio of the obtained experimental value of  $N_D(exp.)$  to its theoretical value  $N_D(theor.)$  as following form (Card and Rhoderick, 1971).

$$1/n \approx c_2 = \varepsilon_i / (\varepsilon_i + qN_{ss}) \tag{8}$$

Thus, the value of  $\Phi_B$  (C-V) was calculated for the fabricated MS and MPS structure as follow:

$$\Phi_{\rm B}({\rm C-V}) = (c_2 {\rm Vo}) + kT/q + E_{\rm F}$$
(9)

The obtained V<sub>o</sub>, N<sub>D</sub>, E<sub>F</sub>, W<sub>D</sub> and  $\Phi_B(C-V)$  values from the C<sup>-2</sup>-V plot were given in When Table 1 and 2 are compared, the value of  $\Phi_B(C-V)$  is higher than the  $\Phi_B(I-V)$  almost as E<sub>F</sub> level due to the nature of measure method and so voltage dependent of BH.



Figure 4. The C-V plots for the MS and MPS structures.

Table 2. The  $qV_0$ ,  $N_D$ ,  $E_F$ ,  $W_D$ ,  $c_2$ ,  $\Phi_B(C-V)$ , and  $D_{it}$  values of the MS and MPS structures.

| Samples | qV <sub>o</sub><br>(eV) | N <sub>D</sub><br>(cm <sup>-3</sup> ) | E <sub>F</sub><br>(eV) | W <sub>D</sub><br>(cm)    | <b>c</b> <sub>2</sub> | n≈1/ c <sub>2</sub> | $\Phi_{B}(C-V)$ (eV) | D <sub>it</sub> at 0.4 eV<br>(eV <sup>-1</sup> .cm <sup>-2</sup> ) |
|---------|-------------------------|---------------------------------------|------------------------|---------------------------|-----------------------|---------------------|----------------------|--------------------------------------------------------------------|
| MS      | 0.970                   | $9.77 \times 10^{14}$                 | 0.239                  | $1.14 \mathrm{x} 10^{-4}$ | 0.565                 | 1.77                | 0.812                | $0.83 \times 10^{13}$                                              |
| MPS     | 0.849                   | $1.28 \times 10^{15}$                 | 0.233                  | 9.31x10 <sup>-5</sup>     | 0.743                 | 1.35                | 0.889                | $1.96 \times 10^{12}$                                              |

| Seçkin Altındal YERİŞKİN                                                                                                          | Journal of the Institute of Science and Technology, 9(2): 835-846, 2019 |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|--|
| Influence of (0.01Ni-PVA) interlayer, interface traps (Dit), and series resistance (Rs) on the conduction mechanisms (CMs) in the |                                                                         |  |  |  |  |
| Au/n-Si (MS) structures at room temperature                                                                                       |                                                                         |  |  |  |  |

Additionally, the value of  $D_{it}$  was calculated from the Eq.8 for MS and MPS structure and was also given in Table 2. It is clear that the values of  $D_{it}$ for the MPS structures are lower than the MS structure. In conclusion, all these experimental results are confirmed that the use of (0.01Ni-PVA) interfacial organic layer at Au/n-Si (MS) interface leads to an increase the performance of the Au/nSi (MS) structure in respect of lower values of  $R_s$ ,  $N_{ss}$  or  $D_{it}$ , leakage current and higher values of RR,  $R_{sh}$ , BH, and capacitance. The high values of capacitance is also means that more and more electronic charges or energy storage capacity. Therefore, it can be successfully used an alternative to the oxide layer.



**Figure 5.** The C<sup>-2</sup>-V plots for the MS and MPS structures.

#### CONCLUSION

In order to determine the effects of (0.01Ni-PVA) interlayer,  $D_{it}$ , and  $R_s$  on the CMs, both the Au/(0.01Ni-PVA)/n-Si and Au/n-Si structures were performed on the same n-Si wafer and then their main electrical parameters obtained from the I-V and C-V measurements. The obtained experimental value of BH from the C<sup>-2</sup>-V plots for MPS and MS structures were found higher than those from forward bias Ln(I)-V plots because of the nature of measurement method and voltage

dependent. The RR (= $I_F/I_R$ ) for MPS structure 3286 times higher than MS structure. The Ln(I)-Ln(V) plot was also drawn and they have three linear regimes for low, intermediate, and higher voltages and in these regimes CM is governed by ohmic, TCLC, and SCLC, respectively. The experimental values of D<sub>it</sub> for the MPS structures were obtained both the I-V and C-V data were also considerably lower than MS structure. The obtained all experimental results are confirmed that the (Ni-doped PVA) organic layer causes

| Seçkin Altındal YERİŞKİN                                                                                                          | Journal of the Institute of Science and Technology, 9(2): 835-846, 2019 |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|--|
| Influence of (0.01Ni-PVA) interlayer, interface traps (Dit), and series resistance (Rs) on the conduction mechanisms (CMs) in the |                                                                         |  |  |  |  |
| Au/n-Si (MS) structures at room temperature                                                                                       |                                                                         |  |  |  |  |

quite decrease in the values of  $D_{it}$  and  $R_s$  and increase in  $R_{sh}$ , RR and BH. In conclusion, (Ni-PVA) inter-layer can be successfully used an alternative to the oxide layer regarding the enhancements in device parameters.

## ACKNOWLEDGMENTS

This work is supported by Gazi University Scientific Research Projects (Project Number: GU-BAP.05/2018-10 and GU-BAP.06/2018-05

## REFERENCES

- Abthagir PS, Saraswathi R, 2001. Junction properties of metal/polypyrrole Schottky barriersJ Appl Polym Sci, 81:2127-2135.
- Alialy S, Kaya A, Marıl E, Altındal Ş Uslu İ, 2015. Electronic transport of Au/ $(Ca_{1.9}Pr_{0.1}Co_4O_x)/n$ -Si structures analysed over a wide temperature range, Philos. Mag. 95: 1448-1461.
- Aydogan S, Saglam M, Turut A, 2005. The effects of the temperature on the some parameters obtained from current–voltage and capacitance–voltage characteristics of polypyrrole/n-Si structure. Polymer, 46(2): 563
- Altındal Yerişkin S, Sarı B, Ünal Hİ, 2011. Electrical and dielectric characteristics of Al/polyindole Schottky barrier diodes. II. Frequency dependence. J.Appl. Pol. Sci., 120: 390-396.
- Altındal Yerişkin S, Balbaşı M, Orak İ, 2017. The effects of (graphene doped-PVA) interlayer on the determinative electrical parameters of the Au/n-Si (MS) structures at room temperature. J. Mater. Sci: Mater Electron, 28: 14040-14048.

- Akhlaghi EA, Badali Y, Altındal S, Azizian-Kalandaragh, Y, 2018. Preparation of mixed copper/PVA nanocomposites as an interface layer for fabrication of Al/Cu-PVA/p-Si Schottky structures, Physica B-Condensed Matter, 546: 93-98.
- Badali Y, Nikravan A, Altındal S, Uslu I, 2018. Effects of a thin Ru-doped PVP interface layer on electrical behavior of Ag/n-Si structures, Journal of Electronic Materials, 47: 3510-3520.
- Bilkan Ç, Gümüş A, Altındal Ş, 2015. The source of negative capacitance and anomalous peak in the forward bias capacitance-voltage in Cr/p-Si Schottky barrier diodes (SBDs). Materials Science in Semiconductor Processing 39: 484-491.
- Büyükbaş Ulaşan A, Altındal Yerişkin S, Tataroğlu A, Balbaşı M, Kalandarag YA, 2018. Electrical and impedance properties of MPS structure based on (Cu<sub>2</sub>O-CuO-PVA) interfacial layer. Journal of Material science: Materials in Electronics 29:16740-16746
- Card HC, Rhoderick EH, 1971. Studies of tunnel MOS diodes I. Interface effects in silicon Schottky diodes. J. Phys. D, Appl. Phys., 4(10): 1589-1601.
- Çetinkaya HG, Altındal Ş, Orak İ, Uslu İ, 2017.
  Electrical characteristics of Au/n-Si (MS)
  Schottky Diodes (SDs) with and without different rates (graphene+Ca<sub>1.9</sub>Pr<sub>0.1</sub>Co<sub>4</sub>O<sub>x</sub> doped poly(vinyl alcohol)) interfacial layer.
  J Mater Sci: Mater Electron, 28 (11): 7905–7911.

- Demirezen S, Sönmez Z, Aydemir U, Altındal S, 2012. Effect of series resistance and interface states on the I-V, C-V and G/omega-V characteristics in Au/Bi-doped polyvinyl alcohol (PVA)/n-Si Schottky barrier diodes at room temperature, Curr Appl Phys, 12: 266-272.
- Durmuş P, Yildirim M, Altindal S, 2013. Controlling the electrical characteristics of Al/p-Si structures through Bi<sub>4</sub>Ti<sub>3</sub>O<sub>12</sub> interfacial layer, Curr Appl Phys, 13: 1630-1636.
- Ersoz G, Yucedağ I, Azizian-Kalandaragh Y, Orak I, Altindal S, 2016. Investigation of Electrical Characteristics in Al/CdS-PVA/p-Si (MPS) Structures Using Impedance Spectroscopy Method, IEEE Transaction Electron Dev, 63: 2948-2955.
- Forrest SR. 1997. Ultrathin organic films grown by organic molecular beam deposition and related techniques. Chem Rev, 97(6): 1793
- Gökçen M, Tunç T, Altındal Ş, Uslu İ, 2012. Electrical and photocurrent characteristics of Au/PVA (Co-doped)/n-Si photoconductive diodes, Mater. Sci. and Eng. B., 177: 416-420.
- Gupta, RK, Singh RA, 2004. Schottky diode based on composite organic semiconductors. J Mater Sci. and Semicond Process, 7:83-87.
- Forrest SR. 1997. Ultrathin organic films grown by organic molecular beam deposition and related techniques. Chem Rev, 97(6): 1793
- Karabulut A, 2018. Dielectric Characterization of Si-Based Heterojunction with TiO<sub>2</sub> Interfacial Layer. Iğdır Univ. J. Inst. Sci. & Tech. 8(3): 119-129.

- Kaya A, 2015. On the anomalous peak in the forward bias capacitance and conduction mechanism in the Au /n-4H SiC(MS) Schottky diodes (SDs) in the temperature range of 140-400 K. Int. J. Mod. Phys. B., 29: 1550010.
- Lin SD, IIchenko VV, Marin VV, Panarin KY, Buyanin AA, Tretyak OV, 2008. Frequency dependence of negative differential capacitance in Schottky diodes with InAs quantum dots. Appl. Phys. Lett., 93: 103103.
- Nagaraju G, Reddy KR, Reddy VR, 2017. Electrical transport and current properties of rareearth dysprosium Schottky electrode on p-type GaN at various annealing temperatures. Journal of Semiconductors, 38 (11): 114001/1-9.
- Ocak YS, Kulakci M, Kılıcoglu T, Turan R, Akkılıc K, 2009 The Electrical Properties of Al/Methylene-Blue/n-Si/Au Schottky Diodes. Synth. Met. 159:1603-1607.
- Orak İ, Koçyiğit A, 2016.The Electrical Characterization Effect of Insulator Layer between Semiconductor and Metal. Iğdır Univ. J. Inst. Sci. & Tech. 6(3): 57-67.
- Reddy VR, 2014. Electrical properties of Au/polyvinylidene fluoride/n-InP Schottky diode with polymer interlayer. Thin Solid Films, 556: 300-306.
- Reddy VR, Manjunath V, Jandarhanam V, Kil Y-H, Choi C-J, 2014. Electrical Properties and Current Transport Mechanisms of the Au/n-GaN Schottky Structure with Solution-Processed High-k BaTiO<sub>3</sub> Interlayer. Journal of Electronic Materials, 43: 3499-3507

- Sze SM, 1981. Physics of Semiconductor Devices. Wiley and Sons, New York 832p.
- Sharma BL, 1984. Metal-semiconductor Schottky barrier junctions and their application, Plenum Press, New York, 376p.
- Tan SO, 2017. Comparison of graphene and zinc dopant materials for organic polymer interfacial layer between metal semiconductor structure. IEEE Trans. Electron Devices 64 : 5121–5127.
- Taşçıoğlu İ, Tüzün Özmen Ö, Şahban HM, Yağlıoğlu E, Altındal Ş, 2017. Frequency Dependent Electrical and Dielectric Properties of Au/P3HT:PCBM:F4-TCNQ/n-Si Schottky Barrier Diode. Journal of Electronic Materials, 46 (4): 2379–2386.

- Yeargan JR, Taylor HL, 1968. The Poole-Frenkel effect with compensation present. J Appl Phys, 39(12): 5600-5604.
- Yerişkin S, Balbaşı M, Orak İ, 2017. Frequency dependent electrical characteristics and origin of anomalous capacitance -voltage (C-V) peak in Au/(graphene-doped PVA)/n-Si capacitors. J. Mater. Sci: Mater Electron. 28:7819-7826.
- Werner J, Levi AFJ, Tung RT, Anslowar M, Pinto M, 1988. Origin of the Excess Capacitance at Intimate Schottky Contacts. Phys Rev Lett, 60:53-56.