Conference Paper

Duty Cycle Detection Method for High Speed Input-Output Systems

Volume: 18 October 20, 2022
  • Karen Melıkyan
EN

Duty Cycle Detection Method for High Speed Input-Output Systems

Abstract

A clock coupled duty cycle detection method for high speed input-output is presented in this paper. In High speed systems duty cycle (DC) of output signal needs to be calibrated at 50% for having acceptable performance in the system. The proposed method introduces a synchronous signal in the output of system with 50% duty cycle with maximum 1 % error over process, voltage, and temperature (PVT). Proposed method also compensate input referred offset of DC detector which helps to improve overall system performance. The duty cycle detection method was implemented in 16nm technology with a power supply of 1.2V. With this type of designed architecture, the circuit can provide up to 5Gbps frequency data signal. Experimental results show that proposed architecture is reliable, and it can work operative in high frequency intervals. The presented circuit can be implemented in special serial links of several standards such as Peripheral Component Interconnect (PCI), Universal Serial Bus (USB) and Double Data Rate (DDR).

Keywords

References

  1. Melikyan, K. (2022). Duty cycle detection method for high speed input-output systems. The Eurasia Proceedings of Science, Technology, Engineering & Mathematics (EPSTEM), 18, 81-85.

Details

Primary Language

English

Subjects

Engineering

Journal Section

Conference Paper

Authors

Karen Melıkyan This is me
Armenia

Publication Date

October 20, 2022

Submission Date

September 15, 2022

Acceptance Date

September 30, 2022

Published in Issue

Year 2022 Volume: 18

APA
Melıkyan, K. (2022). Duty Cycle Detection Method for High Speed Input-Output Systems. The Eurasia Proceedings of Science Technology Engineering and Mathematics, 18, 81-85. https://doi.org/10.55549/epstem.1192341